AESIMC

AES inverse mix columns.

It has encodings from the following instruction sets: A32 ( A1 ) and T32 ( T1 ) .

A1
(FEAT_AES)

313029282726252423222120191817161514131211109876543210
111100111D11size00Vd001111M0Vm

Encoding for the A1 variant

AESIMC.<dt> <Qd>, <Qm>

Decode for this encoding

if !IsFeatureImplemented(FEAT_AES) then UNDEFINED; if size != '00' then UNDEFINED; if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED; constant d = UInt(D:Vd); constant m = UInt(M:Vm);

T1
(FEAT_AES)

15141312111098765432101514131211109876543210
111111111D11size00Vd001111M0Vm

Encoding for the T1 variant

AESIMC.<dt> <Qd>, <Qm>

Decode for this encoding

if InITBlock() then UNPREDICTABLE; if !IsFeatureImplemented(FEAT_AES) then UNDEFINED; if size != '00' then UNDEFINED; if Vd<0> == '1' || Vm<0> == '1' then UNDEFINED; constant d = UInt(D:Vd); constant m = UInt(M:Vm);

Assembler Symbols

<dt>

Is the data type, encoded in size:

size <dt>
00 8
01 RESERVED
1x RESERVED
<Qd>

Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.

<Qm>

Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.

Operation

if ConditionPassed() then EncodingSpecificOperations(); CheckCryptoEnabled32(); Q[d>>1] = AESInvMixColumns(Q[m>>1]);

Operational information

If CPSR.DIT is 1:


Internal version only: isa v01_32, pseudocode v2024-12_rel ; Build timestamp: 2024-12-16T10:54

Copyright © 2010-2024 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.