Lines Matching refs:ew32

614 		ew32(RCTL, rctl & ~E1000_RCTL_EN);  in e1000e_update_rdt_wa()
631 ew32(TCTL, tctl & ~E1000_TCTL_EN); in e1000e_update_tdt_wa()
1105 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD); in e1000_print_hw_hang()
1111 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD); in e1000_print_hw_hang()
1783 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000_intr_msi()
1863 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000_intr()
1907 ew32(ICS, (icr & adapter->eiac_mask)); in e1000_msix_other()
1917 ew32(IMS, E1000_IMS_OTHER | IMS_OTHER_MASK); in e1000_msix_other()
1934 ew32(ICS, tx_ring->ims_val); in e1000_intr_msix_tx()
1937 ew32(IMS, adapter->tx_ring->ims_val); in e1000_intr_msix_tx()
1989 ew32(RFCTL, rfctl); in e1000_configure_msix()
2025 ew32(IVAR, ivar); in e1000_configure_msix()
2030 ew32(CTRL_EXT, ctrl_ext); in e1000_configure_msix()
2225 ew32(IMC, ~0); in e1000_irq_disable()
2227 ew32(EIAC_82574, 0); in e1000_irq_disable()
2249 ew32(EIAC_82574, adapter->eiac_mask & E1000_EIAC_MASK_82574); in e1000_irq_enable()
2250 ew32(IMS, adapter->eiac_mask | E1000_IMS_OTHER | in e1000_irq_enable()
2253 ew32(IMS, IMS_ENABLE_MASK | E1000_IMS_ECCER); in e1000_irq_enable()
2255 ew32(IMS, IMS_ENABLE_MASK); in e1000_irq_enable()
2278 ew32(SWSM, swsm | E1000_SWSM_DRV_LOAD); in e1000e_get_hw_control()
2281 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_DRV_LOAD); in e1000e_get_hw_control()
2304 ew32(SWSM, swsm & ~E1000_SWSM_DRV_LOAD); in e1000e_release_hw_control()
2307 ew32(CTRL_EXT, ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD); in e1000e_release_hw_control()
2630 ew32(ITR, new_itr); in e1000e_write_itr()
2694 ew32(IMS, adapter->rx_ring->ims_val); in e1000e_poll()
2771 ew32(RCTL, rctl); in e1000e_vlan_filter_disable()
2795 ew32(RCTL, rctl); in e1000e_vlan_filter_enable()
2811 ew32(CTRL, ctrl); in e1000e_vlan_strip_disable()
2826 ew32(CTRL, ctrl); in e1000e_vlan_strip_enable()
2900 ew32(MDEF(i), (E1000_MDEF_PORT_623 | in e1000_init_manageability_pt()
2912 ew32(MANC2H, manc2h); in e1000_init_manageability_pt()
2913 ew32(MANC, manc); in e1000_init_manageability_pt()
2932 ew32(TDBAL(0), (tdba & DMA_BIT_MASK(32))); in e1000_configure_tx()
2933 ew32(TDBAH(0), (tdba >> 32)); in e1000_configure_tx()
2934 ew32(TDLEN(0), tdlen); in e1000_configure_tx()
2935 ew32(TDH(0), 0); in e1000_configure_tx()
2936 ew32(TDT(0), 0); in e1000_configure_tx()
2947 ew32(TIDV, adapter->tx_int_delay); in e1000_configure_tx()
2949 ew32(TADV, adapter->tx_abs_int_delay); in e1000_configure_tx()
2966 ew32(TXDCTL(0), txdctl); in e1000_configure_tx()
2969 ew32(TXDCTL(1), er32(TXDCTL(0))); in e1000_configure_tx()
2984 ew32(TARC(0), tarc); in e1000_configure_tx()
2991 ew32(TARC(0), tarc); in e1000_configure_tx()
2994 ew32(TARC(1), tarc); in e1000_configure_tx()
3007 ew32(TCTL, tctl); in e1000_configure_tx()
3017 ew32(IOSFPC, reg_val); in e1000_configure_tx()
3026 ew32(TARC(0), reg_val); in e1000_configure_tx()
3122 ew32(RFCTL, rfctl); in e1000_setup_rctl()
3164 ew32(PSRCTL, psrctl); in e1000_setup_rctl()
3184 ew32(RCTL, rctl); in e1000_setup_rctl()
3221 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000_configure_rx()
3234 ew32(RXDCTL(0), E1000_RXDCTL_DMA_BURST_ENABLE); in e1000_configure_rx()
3235 ew32(RXDCTL(1), E1000_RXDCTL_DMA_BURST_ENABLE); in e1000_configure_rx()
3239 ew32(RDTR, adapter->rx_int_delay); in e1000_configure_rx()
3242 ew32(RADV, adapter->rx_abs_int_delay); in e1000_configure_rx()
3249 ew32(IAM, 0xffffffff); in e1000_configure_rx()
3250 ew32(CTRL_EXT, ctrl_ext); in e1000_configure_rx()
3257 ew32(RDBAL(0), (rdba & DMA_BIT_MASK(32))); in e1000_configure_rx()
3258 ew32(RDBAH(0), (rdba >> 32)); in e1000_configure_rx()
3259 ew32(RDLEN(0), rdlen); in e1000_configure_rx()
3260 ew32(RDH(0), 0); in e1000_configure_rx()
3261 ew32(RDT(0), 0); in e1000_configure_rx()
3277 ew32(RXCSUM, rxcsum); in e1000_configure_rx()
3290 ew32(RXDCTL(0), rxdctl | 0x3 | BIT(8)); in e1000_configure_rx()
3302 ew32(RCTL, rctl); in e1000_configure_rx()
3392 ew32(RAH(rar_entries), 0); in e1000e_write_uc_addr_list()
3393 ew32(RAL(rar_entries), 0); in e1000e_write_uc_addr_list()
3452 ew32(RCTL, rctl); in e1000e_set_rx_mode()
3469 ew32(RSSRK(i), rss_key[i]); in e1000e_setup_rss_hash()
3473 ew32(RETA(i), 0); in e1000e_setup_rss_hash()
3481 ew32(RXCSUM, rxcsum); in e1000e_setup_rss_hash()
3489 ew32(MRQC, mrqc); in e1000e_setup_rss_hash()
3514 ew32(FEXTNVM7, fextnvm7 | BIT(0)); in e1000e_get_base_timinca()
3710 ew32(TSYNCTXCTL, regval); in e1000e_config_hwtstamp()
3721 ew32(TSYNCRXCTL, regval); in e1000e_config_hwtstamp()
3735 ew32(RXMTRL, rxmtrl); in e1000e_config_hwtstamp()
3742 ew32(RXUDP, rxudp); in e1000e_config_hwtstamp()
3822 ew32(TCTL, tctl | E1000_TCTL_EN); in e1000_flush_tx_ring()
3835 ew32(TDT(0), tx_ring->next_to_use); in e1000_flush_tx_ring()
3851 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000_flush_rx_ring()
3864 ew32(RXDCTL(0), rxdctl); in e1000_flush_rx_ring()
3866 ew32(RCTL, rctl | E1000_RCTL_EN); in e1000_flush_rx_ring()
3869 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000_flush_rx_ring()
3893 ew32(FEXTNVM11, fext_nvm11); in e1000_flush_desc_rings()
3935 ew32(TIMINCA, timinca); in e1000e_systim_reset()
3974 ew32(PBA, pba); in e1000e_reset()
4016 ew32(PBA, pba); in e1000e_reset()
4039 ew32(PBA, pba); in e1000e_reset()
4083 ew32(PBA, pba); in e1000e_reset()
4128 ew32(WUC, 0); in e1000e_reset()
4136 ew32(VET, ETH_P_8021Q); in e1000e_reset()
4198 ew32(FEXTNVM7, reg); in e1000e_reset()
4203 ew32(FEXTNVM9, reg); in e1000e_reset()
4219 ew32(ICS, E1000_ICS_LSC | E1000_ICS_OTHER); in e1000e_trigger_lsc()
4221 ew32(ICS, E1000_ICS_LSC); in e1000e_trigger_lsc()
4248 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD); in e1000e_flush_descriptors()
4249 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD); in e1000e_flush_descriptors()
4257 ew32(TIDV, adapter->tx_int_delay | E1000_TIDV_FPD); in e1000e_flush_descriptors()
4258 ew32(RDTR, adapter->rx_int_delay | E1000_RDTR_FPD); in e1000e_flush_descriptors()
4287 ew32(RCTL, rctl & ~E1000_RCTL_EN); in e1000e_down()
4295 ew32(TCTL, tctl); in e1000e_down()
4552 ew32(ICS, E1000_ICS_RXSEQ); in e1000_test_msi_interrupt()
5153 ew32(RCTL, rctl | E1000_RCTL_EN); in e1000e_enable_receives()
5296 ew32(TARC(0), tarc0); in e1000_watchdog_task()
5329 ew32(TCTL, tctl); in e1000_watchdog_task()
5417 ew32(ICS, adapter->rx_ring->ims_val); in e1000_watchdog_task()
5419 ew32(ICS, E1000_ICS_RXDMT0); in e1000_watchdog_task()
6300 ew32(WUFC, wufc); in e1000_init_phy_wakeup()
6301 ew32(WUC, (E1000_WUC_PHY_WAKE | E1000_WUC_APMPME | in e1000_init_phy_wakeup()
6353 ew32(H2ME, mac_data); in e1000e_s0ix_entry_flow()
6380 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_entry_flow()
6397 ew32(EXTCNF_CTRL, mac_data); in e1000e_s0ix_entry_flow()
6402 ew32(FEXTNVM7, mac_data); in e1000e_s0ix_entry_flow()
6407 ew32(DPGFR, mac_data); in e1000e_s0ix_entry_flow()
6412 ew32(FEXTNVM12, mac_data); in e1000e_s0ix_entry_flow()
6417 ew32(FEXTNVM9, mac_data); in e1000e_s0ix_entry_flow()
6422 ew32(FEXTNVM6, mac_data); in e1000e_s0ix_entry_flow()
6427 ew32(FEXTNVM8, mac_data); in e1000e_s0ix_entry_flow()
6432 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_entry_flow()
6439 ew32(FEXTNVM5, mac_data); in e1000e_s0ix_entry_flow()
6446 ew32(FEXTNVM7, mac_data); in e1000e_s0ix_entry_flow()
6451 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_entry_flow()
6459 ew32(TDFH, 0); in e1000e_s0ix_entry_flow()
6462 ew32(TDFT, 0); in e1000e_s0ix_entry_flow()
6465 ew32(TDFHS, 0); in e1000e_s0ix_entry_flow()
6468 ew32(TDFTS, 0); in e1000e_s0ix_entry_flow()
6471 ew32(TDFPC, 0); in e1000e_s0ix_entry_flow()
6474 ew32(RDFH, 0); in e1000e_s0ix_entry_flow()
6477 ew32(RDFT, 0); in e1000e_s0ix_entry_flow()
6480 ew32(RDFHS, 0); in e1000e_s0ix_entry_flow()
6483 ew32(RDFTS, 0); in e1000e_s0ix_entry_flow()
6486 ew32(RDFPC, 0); in e1000e_s0ix_entry_flow()
6502 ew32(H2ME, mac_data); in e1000e_s0ix_exit_flow()
6531 ew32(FEXTNVM7, mac_data); in e1000e_s0ix_exit_flow()
6536 ew32(FEXTNVM8, mac_data); in e1000e_s0ix_exit_flow()
6541 ew32(FEXTNVM6, mac_data); in e1000e_s0ix_exit_flow()
6546 ew32(FEXTNVM9, mac_data); in e1000e_s0ix_exit_flow()
6553 ew32(FEXTNVM12, mac_data); in e1000e_s0ix_exit_flow()
6560 ew32(DPGFR, mac_data); in e1000e_s0ix_exit_flow()
6565 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_exit_flow()
6572 ew32(FEXTNVM5, mac_data); in e1000e_s0ix_exit_flow()
6598 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_exit_flow()
6604 ew32(CTRL_EXT, mac_data); in e1000e_s0ix_exit_flow()
6610 ew32(FEXTNVM7, mac_data); in e1000e_s0ix_exit_flow()
6674 ew32(RCTL, rctl); in __e1000_shutdown()
6681 ew32(CTRL, ctrl); in __e1000_shutdown()
6689 ew32(CTRL_EXT, ctrl_ext); in __e1000_shutdown()
6705 ew32(WUFC, wufc); in __e1000_shutdown()
6706 ew32(WUC, E1000_WUC_PME_EN); in __e1000_shutdown()
6709 ew32(WUC, 0); in __e1000_shutdown()
6710 ew32(WUFC, 0); in __e1000_shutdown()
6963 ew32(WUS, ~0); in __e1000_resume()
7216 ew32(WUS, ~0); in e1000_io_slot_reset()