Lines Matching refs:FIELD32

66 #define CSR0_REVISION			FIELD32(0x0000ffff)
75 #define CSR1_SOFT_RESET FIELD32(0x00000001)
76 #define CSR1_BBP_RESET FIELD32(0x00000002)
77 #define CSR1_HOST_READY FIELD32(0x00000004)
88 #define CSR3_BYTE0 FIELD32(0x000000ff)
89 #define CSR3_BYTE1 FIELD32(0x0000ff00)
90 #define CSR3_BYTE2 FIELD32(0x00ff0000)
91 #define CSR3_BYTE3 FIELD32(0xff000000)
97 #define CSR4_BYTE4 FIELD32(0x000000ff)
98 #define CSR4_BYTE5 FIELD32(0x0000ff00)
104 #define CSR5_BYTE0 FIELD32(0x000000ff)
105 #define CSR5_BYTE1 FIELD32(0x0000ff00)
106 #define CSR5_BYTE2 FIELD32(0x00ff0000)
107 #define CSR5_BYTE3 FIELD32(0xff000000)
113 #define CSR6_BYTE4 FIELD32(0x000000ff)
114 #define CSR6_BYTE5 FIELD32(0x0000ff00)
142 #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
143 #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
144 #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
145 #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
146 #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
147 #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
148 #define CSR7_RXDONE FIELD32(0x00000040)
149 #define CSR7_DECRYPTION_DONE FIELD32(0x00000080)
150 #define CSR7_ENCRYPTION_DONE FIELD32(0x00000100)
151 #define CSR7_UART1_TX_TRESHOLD FIELD32(0x00000200)
152 #define CSR7_UART1_RX_TRESHOLD FIELD32(0x00000400)
153 #define CSR7_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
154 #define CSR7_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
155 #define CSR7_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
156 #define CSR7_UART2_TX_TRESHOLD FIELD32(0x00004000)
157 #define CSR7_UART2_RX_TRESHOLD FIELD32(0x00008000)
158 #define CSR7_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
159 #define CSR7_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
160 #define CSR7_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
161 #define CSR7_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
188 #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
189 #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
190 #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
191 #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
192 #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
193 #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
194 #define CSR8_RXDONE FIELD32(0x00000040)
195 #define CSR8_DECRYPTION_DONE FIELD32(0x00000080)
196 #define CSR8_ENCRYPTION_DONE FIELD32(0x00000100)
197 #define CSR8_UART1_TX_TRESHOLD FIELD32(0x00000200)
198 #define CSR8_UART1_RX_TRESHOLD FIELD32(0x00000400)
199 #define CSR8_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
200 #define CSR8_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
201 #define CSR8_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
202 #define CSR8_UART2_TX_TRESHOLD FIELD32(0x00004000)
203 #define CSR8_UART2_RX_TRESHOLD FIELD32(0x00008000)
204 #define CSR8_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
205 #define CSR8_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
206 #define CSR8_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
207 #define CSR8_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
214 #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
223 #define SECCSR0_KICK_DECRYPT FIELD32(0x00000001)
224 #define SECCSR0_ONE_SHOT FIELD32(0x00000002)
225 #define SECCSR0_DESC_ADDRESS FIELD32(0xfffffffc)
237 #define CSR11_CWMIN FIELD32(0x0000000f)
238 #define CSR11_CWMAX FIELD32(0x000000f0)
239 #define CSR11_SLOT_TIME FIELD32(0x00001f00)
240 #define CSR11_CW_SELECT FIELD32(0x00002000)
241 #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
242 #define CSR11_SHORT_RETRY FIELD32(0xff000000)
251 #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
252 #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
261 #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
262 #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
276 #define CSR14_TSF_COUNT FIELD32(0x00000001)
277 #define CSR14_TSF_SYNC FIELD32(0x00000006)
278 #define CSR14_TBCN FIELD32(0x00000008)
279 #define CSR14_TCFP FIELD32(0x00000010)
280 #define CSR14_TATIMW FIELD32(0x00000020)
281 #define CSR14_BEACON_GEN FIELD32(0x00000040)
282 #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
283 #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
292 #define CSR15_CFP FIELD32(0x00000001)
293 #define CSR15_ATIMW FIELD32(0x00000002)
294 #define CSR15_BEACON_SENT FIELD32(0x00000004)
300 #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
306 #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
314 #define CSR18_SIFS FIELD32(0x000001ff)
315 #define CSR18_PIFS FIELD32(0x001f0000)
323 #define CSR19_DIFS FIELD32(0x0000ffff)
324 #define CSR19_EIFS FIELD32(0xffff0000)
333 #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
334 #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
335 #define CSR20_AUTOWAKE FIELD32(0x01000000)
343 #define CSR21_RELOAD FIELD32(0x00000001)
344 #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
345 #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
346 #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
347 #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
348 #define CSR21_TYPE_93C46 FIELD32(0x00000020)
356 #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
357 #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
372 #define TXCSR0_KICK_TX FIELD32(0x00000001)
373 #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
374 #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
375 #define TXCSR0_ABORT FIELD32(0x00000008)
385 #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
386 #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
387 #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
388 #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
398 #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
399 #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
400 #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
401 #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
407 #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
413 #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
419 #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
425 #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
432 #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
438 #define TXCSR8_BBP_ID0 FIELD32(0x0000007f)
439 #define TXCSR8_BBP_ID0_VALID FIELD32(0x00000080)
440 #define TXCSR8_BBP_ID1 FIELD32(0x00007f00)
441 #define TXCSR8_BBP_ID1_VALID FIELD32(0x00008000)
442 #define TXCSR8_BBP_ID2 FIELD32(0x007f0000)
443 #define TXCSR8_BBP_ID2_VALID FIELD32(0x00800000)
444 #define TXCSR8_BBP_ID3 FIELD32(0x7f000000)
445 #define TXCSR8_BBP_ID3_VALID FIELD32(0x80000000)
455 #define TXCSR9_OFDM_RATE FIELD32(0x000000ff)
456 #define TXCSR9_OFDM_SERVICE FIELD32(0x0000ff00)
457 #define TXCSR9_OFDM_LENGTH_LOW FIELD32(0x00ff0000)
458 #define TXCSR9_OFDM_LENGTH_HIGH FIELD32(0xff000000)
482 #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
483 #define RXCSR0_DROP_CRC FIELD32(0x00000002)
484 #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
485 #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
486 #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
487 #define RXCSR0_DROP_TODS FIELD32(0x00000020)
488 #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
489 #define RXCSR0_PASS_CRC FIELD32(0x00000080)
490 #define RXCSR0_PASS_PLCP FIELD32(0x00000100)
491 #define RXCSR0_DROP_MCAST FIELD32(0x00000200)
492 #define RXCSR0_DROP_BCAST FIELD32(0x00000400)
493 #define RXCSR0_ENABLE_QOS FIELD32(0x00000800)
501 #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
502 #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
508 #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
516 #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
517 #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
518 #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
519 #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
520 #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
521 #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
522 #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
523 #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
531 #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
532 #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
533 #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
534 #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
555 #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
556 #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
557 #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
558 #define PCICSR_BURST_LENTH FIELD32(0x00000060)
559 #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
560 #define PCICSR_READ_MULTIPLE FIELD32(0x00000100)
561 #define PCICSR_WRITE_INVALID FIELD32(0x00000200)
568 #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
584 #define CNT3_FALSE_CCA FIELD32(0x0000ffff)
622 #define PWRCSR1_SET_STATE FIELD32(0x00000001)
623 #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
624 #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
625 #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
626 #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
627 #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
636 #define TIMECSR_US_COUNT FIELD32(0x000000ff)
637 #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
638 #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
656 #define MACCSR1_KICK_RX FIELD32(0x00000001)
657 #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
658 #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
659 #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
660 #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
661 #define MACCSR1_LOOPBACK FIELD32(0x00000060)
662 #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
670 #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
671 #define RALINKCSR_AR_BBP_ID0 FIELD32(0x00007f00)
672 #define RALINKCSR_AR_BBP_VALID0 FIELD32(0x00008000)
673 #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
674 #define RALINKCSR_AR_BBP_ID1 FIELD32(0x7f000000)
675 #define RALINKCSR_AR_BBP_VALID1 FIELD32(0x80000000)
686 #define BCNCSR_CHANGE FIELD32(0x00000001)
687 #define BCNCSR_DELTATIME FIELD32(0x0000001e)
688 #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
689 #define BCNCSR_MODE FIELD32(0x00006000)
690 #define BCNCSR_PLUS FIELD32(0x00008000)
704 #define BBPCSR_VALUE FIELD32(0x000000ff)
705 #define BBPCSR_REGNUM FIELD32(0x00007f00)
706 #define BBPCSR_BUSY FIELD32(0x00008000)
707 #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
718 #define RFCSR_VALUE FIELD32(0x00ffffff)
719 #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
720 #define RFCSR_IF_SELECT FIELD32(0x20000000)
721 #define RFCSR_PLL_LD FIELD32(0x40000000)
722 #define RFCSR_BUSY FIELD32(0x80000000)
735 #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
736 #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
737 #define LEDCSR_LINK FIELD32(0x00010000)
738 #define LEDCSR_ACTIVITY FIELD32(0x00020000)
739 #define LEDCSR_LINK_POLARITY FIELD32(0x00040000)
740 #define LEDCSR_ACTIVITY_POLARITY FIELD32(0x00080000)
741 #define LEDCSR_LED_DEFAULT FIELD32(0x00100000)
783 #define GPIOCSR_VAL0 FIELD32(0x00000001)
784 #define GPIOCSR_VAL1 FIELD32(0x00000002)
785 #define GPIOCSR_VAL2 FIELD32(0x00000004)
786 #define GPIOCSR_VAL3 FIELD32(0x00000008)
787 #define GPIOCSR_VAL4 FIELD32(0x00000010)
788 #define GPIOCSR_VAL5 FIELD32(0x00000020)
789 #define GPIOCSR_VAL6 FIELD32(0x00000040)
790 #define GPIOCSR_VAL7 FIELD32(0x00000080)
791 #define GPIOCSR_DIR0 FIELD32(0x00000100)
792 #define GPIOCSR_DIR1 FIELD32(0x00000200)
793 #define GPIOCSR_DIR2 FIELD32(0x00000400)
794 #define GPIOCSR_DIR3 FIELD32(0x00000800)
795 #define GPIOCSR_DIR4 FIELD32(0x00001000)
796 #define GPIOCSR_DIR5 FIELD32(0x00002000)
797 #define GPIOCSR_DIR6 FIELD32(0x00004000)
798 #define GPIOCSR_DIR7 FIELD32(0x00008000)
814 #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
815 #define BCNCSR1_BEACON_CWMIN FIELD32(0x000f0000)
822 #define MACCSR2_DELAY FIELD32(0x000000ff)
833 #define ARCSR2_SIGNAL FIELD32(0x000000ff)
834 #define ARCSR2_SERVICE FIELD32(0x0000ff00)
835 #define ARCSR2_LENGTH FIELD32(0xffff0000)
841 #define ARCSR3_SIGNAL FIELD32(0x000000ff)
842 #define ARCSR3_SERVICE FIELD32(0x0000ff00)
843 #define ARCSR3_LENGTH FIELD32(0xffff0000)
849 #define ARCSR4_SIGNAL FIELD32(0x000000ff)
850 #define ARCSR4_SERVICE FIELD32(0x0000ff00)
851 #define ARCSR4_LENGTH FIELD32(0xffff0000)
857 #define ARCSR5_SIGNAL FIELD32(0x000000ff)
858 #define ARCSR5_SERVICE FIELD32(0x0000ff00)
859 #define ARCSR5_LENGTH FIELD32(0xffff0000)
865 #define ARTCSR0_ACK_CTS_11MBS FIELD32(0x000000ff)
866 #define ARTCSR0_ACK_CTS_5_5MBS FIELD32(0x0000ff00)
867 #define ARTCSR0_ACK_CTS_2MBS FIELD32(0x00ff0000)
868 #define ARTCSR0_ACK_CTS_1MBS FIELD32(0xff000000)
875 #define ARTCSR1_ACK_CTS_6MBS FIELD32(0x000000ff)
876 #define ARTCSR1_ACK_CTS_9MBS FIELD32(0x0000ff00)
877 #define ARTCSR1_ACK_CTS_12MBS FIELD32(0x00ff0000)
878 #define ARTCSR1_ACK_CTS_18MBS FIELD32(0xff000000)
884 #define ARTCSR2_ACK_CTS_24MBS FIELD32(0x000000ff)
885 #define ARTCSR2_ACK_CTS_36MBS FIELD32(0x0000ff00)
886 #define ARTCSR2_ACK_CTS_48MBS FIELD32(0x00ff0000)
887 #define ARTCSR2_ACK_CTS_54MBS FIELD32(0xff000000)
896 #define SECCSR1_KICK_ENCRYPT FIELD32(0x00000001)
897 #define SECCSR1_ONE_SHOT FIELD32(0x00000002)
898 #define SECCSR1_DESC_ADDRESS FIELD32(0xfffffffc)
904 #define BBPCSR1_CCK FIELD32(0x00000003)
905 #define BBPCSR1_CCK_FLIP FIELD32(0x00000004)
906 #define BBPCSR1_OFDM FIELD32(0x00030000)
907 #define BBPCSR1_OFDM_FLIP FIELD32(0x00040000)
992 #define RF1_TUNER FIELD32(0x00020000)
997 #define RF3_TUNER FIELD32(0x00000100)
998 #define RF3_TXPOWER FIELD32(0x00003e00)
1090 #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
1091 #define TXD_W0_VALID FIELD32(0x00000002)
1092 #define TXD_W0_RESULT FIELD32(0x0000001c)
1093 #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
1094 #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
1095 #define TXD_W0_ACK FIELD32(0x00000200)
1096 #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
1097 #define TXD_W0_OFDM FIELD32(0x00000800)
1098 #define TXD_W0_CIPHER_OWNER FIELD32(0x00001000)
1099 #define TXD_W0_IFS FIELD32(0x00006000)
1100 #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
1101 #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
1102 #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
1107 #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
1112 #define TXD_W2_IV_OFFSET FIELD32(0x0000003f)
1113 #define TXD_W2_AIFS FIELD32(0x000000c0)
1114 #define TXD_W2_CWMIN FIELD32(0x00000f00)
1115 #define TXD_W2_CWMAX FIELD32(0x0000f000)
1120 #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
1121 #define TXD_W3_PLCP_SERVICE FIELD32(0x0000ff00)
1122 #define TXD_W3_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
1123 #define TXD_W3_PLCP_LENGTH_HIGH FIELD32(0xff000000)
1128 #define TXD_W4_IV FIELD32(0xffffffff)
1133 #define TXD_W5_EIV FIELD32(0xffffffff)
1138 #define TXD_W6_KEY FIELD32(0xffffffff)
1139 #define TXD_W7_KEY FIELD32(0xffffffff)
1140 #define TXD_W8_KEY FIELD32(0xffffffff)
1141 #define TXD_W9_KEY FIELD32(0xffffffff)
1146 #define TXD_W10_RTS FIELD32(0x00000001)
1147 #define TXD_W10_TX_RATE FIELD32(0x000000fe)
1156 #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
1157 #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
1158 #define RXD_W0_MULTICAST FIELD32(0x00000004)
1159 #define RXD_W0_BROADCAST FIELD32(0x00000008)
1160 #define RXD_W0_MY_BSS FIELD32(0x00000010)
1161 #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
1162 #define RXD_W0_OFDM FIELD32(0x00000040)
1163 #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
1164 #define RXD_W0_CIPHER_OWNER FIELD32(0x00000100)
1165 #define RXD_W0_ICV_ERROR FIELD32(0x00000200)
1166 #define RXD_W0_IV_OFFSET FIELD32(0x0000fc00)
1167 #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
1168 #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
1173 #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
1178 #define RXD_W2_SIGNAL FIELD32(0x000000ff)
1179 #define RXD_W2_RSSI FIELD32(0x0000ff00)
1180 #define RXD_W2_TA FIELD32(0xffff0000)
1185 #define RXD_W3_TA FIELD32(0xffffffff)
1190 #define RXD_W4_IV FIELD32(0xffffffff)
1195 #define RXD_W5_EIV FIELD32(0xffffffff)
1200 #define RXD_W6_KEY FIELD32(0xffffffff)
1201 #define RXD_W7_KEY FIELD32(0xffffffff)
1202 #define RXD_W8_KEY FIELD32(0xffffffff)
1203 #define RXD_W9_KEY FIELD32(0xffffffff)
1208 #define RXD_W10_DROP FIELD32(0x00000001)