1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /* Copyright (c) 2010-2015, 2018-2019 The Linux Foundation. All rights reserved. 3 * Copyright (C) 2015 Linaro Ltd. 4 */ 5 #ifndef __QCOM_SCM_H 6 #define __QCOM_SCM_H 7 8 #include <linux/err.h> 9 #include <linux/types.h> 10 #include <linux/cpumask.h> 11 12 #define QCOM_SCM_VERSION(major, minor) (((major) << 16) | ((minor) & 0xFF)) 13 #define QCOM_SCM_CPU_PWR_DOWN_L2_ON 0x0 14 #define QCOM_SCM_CPU_PWR_DOWN_L2_OFF 0x1 15 #define QCOM_SCM_HDCP_MAX_REQ_CNT 5 16 17 struct qcom_scm_hdcp_req { 18 u32 addr; 19 u32 val; 20 }; 21 22 struct qcom_scm_vmperm { 23 int vmid; 24 int perm; 25 }; 26 27 enum qcom_scm_ocmem_client { 28 QCOM_SCM_OCMEM_UNUSED_ID = 0x0, 29 QCOM_SCM_OCMEM_GRAPHICS_ID, 30 QCOM_SCM_OCMEM_VIDEO_ID, 31 QCOM_SCM_OCMEM_LP_AUDIO_ID, 32 QCOM_SCM_OCMEM_SENSORS_ID, 33 QCOM_SCM_OCMEM_OTHER_OS_ID, 34 QCOM_SCM_OCMEM_DEBUG_ID, 35 }; 36 37 enum qcom_scm_sec_dev_id { 38 QCOM_SCM_MDSS_DEV_ID = 1, 39 QCOM_SCM_OCMEM_DEV_ID = 5, 40 QCOM_SCM_PCIE0_DEV_ID = 11, 41 QCOM_SCM_PCIE1_DEV_ID = 12, 42 QCOM_SCM_GFX_DEV_ID = 18, 43 QCOM_SCM_UFS_DEV_ID = 19, 44 QCOM_SCM_ICE_DEV_ID = 20, 45 }; 46 47 enum qcom_scm_ice_cipher { 48 QCOM_SCM_ICE_CIPHER_AES_128_XTS = 0, 49 QCOM_SCM_ICE_CIPHER_AES_128_CBC = 1, 50 QCOM_SCM_ICE_CIPHER_AES_256_XTS = 3, 51 QCOM_SCM_ICE_CIPHER_AES_256_CBC = 4, 52 }; 53 54 #define QCOM_SCM_VMID_HLOS 0x3 55 #define QCOM_SCM_VMID_MSS_MSA 0xF 56 #define QCOM_SCM_VMID_WLAN 0x18 57 #define QCOM_SCM_VMID_WLAN_CE 0x19 58 #define QCOM_SCM_PERM_READ 0x4 59 #define QCOM_SCM_PERM_WRITE 0x2 60 #define QCOM_SCM_PERM_EXEC 0x1 61 #define QCOM_SCM_PERM_RW (QCOM_SCM_PERM_READ | QCOM_SCM_PERM_WRITE) 62 #define QCOM_SCM_PERM_RWX (QCOM_SCM_PERM_RW | QCOM_SCM_PERM_EXEC) 63 64 extern bool qcom_scm_is_available(void); 65 66 extern int qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus); 67 extern int qcom_scm_set_warm_boot_addr(void *entry, const cpumask_t *cpus); 68 extern void qcom_scm_cpu_power_down(u32 flags); 69 extern int qcom_scm_set_remote_state(u32 state, u32 id); 70 71 extern int qcom_scm_pas_init_image(u32 peripheral, const void *metadata, 72 size_t size); 73 extern int qcom_scm_pas_mem_setup(u32 peripheral, phys_addr_t addr, 74 phys_addr_t size); 75 extern int qcom_scm_pas_auth_and_reset(u32 peripheral); 76 extern int qcom_scm_pas_shutdown(u32 peripheral); 77 extern bool qcom_scm_pas_supported(u32 peripheral); 78 79 extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val); 80 extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val); 81 82 extern bool qcom_scm_restore_sec_cfg_available(void); 83 extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare); 84 extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size); 85 extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare); 86 extern int qcom_scm_mem_protect_video_var(u32 cp_start, u32 cp_size, 87 u32 cp_nonpixel_start, 88 u32 cp_nonpixel_size); 89 extern int qcom_scm_assign_mem(phys_addr_t mem_addr, size_t mem_sz, 90 unsigned int *src, 91 const struct qcom_scm_vmperm *newvm, 92 unsigned int dest_cnt); 93 94 extern bool qcom_scm_ocmem_lock_available(void); 95 extern int qcom_scm_ocmem_lock(enum qcom_scm_ocmem_client id, u32 offset, 96 u32 size, u32 mode); 97 extern int qcom_scm_ocmem_unlock(enum qcom_scm_ocmem_client id, u32 offset, 98 u32 size); 99 100 extern bool qcom_scm_ice_available(void); 101 extern int qcom_scm_ice_invalidate_key(u32 index); 102 extern int qcom_scm_ice_set_key(u32 index, const u8 *key, u32 key_size, 103 enum qcom_scm_ice_cipher cipher, 104 u32 data_unit_size); 105 106 extern bool qcom_scm_hdcp_available(void); 107 extern int qcom_scm_hdcp_req(struct qcom_scm_hdcp_req *req, u32 req_cnt, 108 u32 *resp); 109 110 extern int qcom_scm_qsmmu500_wait_safe_toggle(bool en); 111 112 extern int qcom_scm_lmh_dcvsh(u32 payload_fn, u32 payload_reg, u32 payload_val, 113 u64 limit_node, u32 node_id, u64 version); 114 extern int qcom_scm_lmh_profile_change(u32 profile_id); 115 extern bool qcom_scm_lmh_dcvsh_available(void); 116 117 #endif 118