/tf-a-ffa_el3_spmc/plat/rockchip/rk3399/include/shared/ |
A D | dram_regs.h | 75 #define SYS_REG_ENC_ROW_3_4(n, ch) ((n) << (30 + (ch))) argument 76 #define SYS_REG_DEC_ROW_3_4(n, ch) (((n) >> (30 + (ch))) & 0x1) argument 77 #define SYS_REG_ENC_CHINFO(ch) (1 << (28 + (ch))) argument 78 #define SYS_REG_DEC_CHINFO(n, ch) (((n) >> (28 + (ch))) & 0x1) argument 83 #define SYS_REG_ENC_RANK(n, ch) (((n) - 1) << (11 + (ch) * 16)) argument 85 #define SYS_REG_ENC_COL(n, ch) (((n) - 9) << (9 + (ch) * 16)) argument 88 #define SYS_REG_DEC_BK(n, ch) (3 - (((n) >> (8 + (ch) * 16)) & 0x1)) argument 89 #define SYS_REG_ENC_CS0_ROW(n, ch) (((n) - 13) << (6 + (ch) * 16)) argument 91 #define SYS_REG_ENC_CS1_ROW(n, ch) (((n) - 13) << (4 + (ch) * 16)) argument 93 #define SYS_REG_ENC_BW(n, ch) ((2 >> (n)) << (2 + (ch) * 16)) argument [all …]
|
A D | addressmap_shared.h | 91 #define CTL_BASE(ch) (DDRC0_BASE + (ch) * 0x8000) argument 92 #define CTL_REG(ch, n) (CTL_BASE(ch) + (n) * 0x4) argument 95 #define PI_BASE(ch) (CTL_BASE(ch) + PI_OFFSET) argument 96 #define PI_REG(ch, n) (PI_BASE(ch) + (n) * 0x4) argument 99 #define PHY_BASE(ch) (CTL_BASE(ch) + PHY_OFFSET) argument 100 #define PHY_REG(ch, n) (PHY_BASE(ch) + (n) * 0x4) argument 102 #define MSCH_BASE(ch) (SERVICE_NOC_1_BASE + (ch) * 0x8000) argument
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/drivers/bpmp/ |
A D | bpmp.c | 24 static uint32_t channel_field(unsigned int ch) in channel_field() 29 static bool master_free(unsigned int ch) in master_free() 34 static bool master_acked(unsigned int ch) in master_acked() 39 static void signal_slave(unsigned int ch) in signal_slave() 44 static void free_master(unsigned int ch) in free_master() 54 unsigned int ch = (unsigned int)plat_my_core_pos(); in tegra_bpmp_send_receive_atomic() local 119 unsigned int ch; in tegra_bpmp_init() local
|
/tf-a-ffa_el3_spmc/drivers/arm/css/scmi/ |
A D | scmi_common.c | 29 void scmi_get_channel(scmi_channel_t *ch) in scmi_get_channel() 42 void scmi_send_sync_command(scmi_channel_t *ch) in scmi_send_sync_command() 77 void scmi_put_channel(scmi_channel_t *ch) in scmi_put_channel() 95 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_proto_version() local 128 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_proto_msg_attr() local 157 void *scmi_init(scmi_channel_t *ch) in scmi_init()
|
A D | scmi_sys_pwr_proto.c | 23 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_sys_pwr_state_set() local 56 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_sys_pwr_state_get() local
|
A D | scmi_pwr_dmn_proto.c | 30 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_pwr_state_set() local 65 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_pwr_state_get() local
|
A D | scmi_ap_core_proto.c | 23 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_ap_core_set_reset_addr() local 57 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_ap_core_get_reset_addr() local
|
/tf-a-ffa_el3_spmc/plat/rockchip/rk3399/drivers/dram/ |
A D | suspend.c | 27 #define CRU_SFTRST_DDR_CTRL(ch, n) ((0x1 << (8 + 16 + (ch) * 4)) | \ argument 29 #define CRU_SFTRST_DDR_PHY(ch, n) ((0x1 << (9 + 16 + (ch) * 4)) | \ argument 136 static __pmusramfunc void phy_pctrl_reset(uint32_t ch) in phy_pctrl_reset() 156 static __pmusramfunc void select_per_cs_training_index(uint32_t ch, in select_per_cs_training_index() 164 static __pmusramfunc void override_write_leveling_value(uint32_t ch) in override_write_leveling_value() 184 static __pmusramfunc int data_training(uint32_t ch, in data_training() 434 struct rk3399_sdram_channel *ch = &sdram_params->ch[channel]; in set_ddrconfig() local 489 static __pmusramfunc void pctl_cfg(uint32_t ch, in pctl_cfg() 549 uint32_t ch, ch_count; in dram_switch_to_next_index() local 701 uint32_t ch, byte, i; in dmc_suspend() local [all …]
|
A D | dram.c | 26 struct rk3399_sdram_channel *ch = &sdram_config.ch[i]; in dram_init() local
|
/tf-a-ffa_el3_spmc/drivers/renesas/common/ddr/ddr_b/ |
A D | boot_init_dram.c | 624 uint32_t ch; in reg_ddrphy_write_a() local 733 uint32_t ch; in ddr_setval_ach_s() local 759 uint32_t ch; in ddr_getval_ach() local 853 uint32_t ch; in ddrphy_regif_chk() local 1141 uint32_t ch; in regif_pll_wa() local 2039 uint32_t ch; in dbsc_regset() local 2520 uint32_t ch; in dfi_init_start() local 2601 uint32_t ch; in change_lpddr4_en() local 2793 uint32_t ch; in wait_freqchgreq() local 2825 uint32_t ch; in set_freqchgack() local [all …]
|
A D | boot_init_dram_regdef.h | 31 #define DBMEMCONF_VAL(ch, cs) (DBMEMCONF_REGD(DBMEMCONF_DENS(ch, cs))) argument 64 #define DBSC_PLL_LOCK(ch) (0xE6794054U + 0x100U * (ch)) argument
|
/tf-a-ffa_el3_spmc/lib/libc/ |
A D | strchr.c | 41 strchr(const char *p, int ch) in strchr()
|
A D | strrchr.c | 36 strrchr(const char *p, int ch) in strrchr()
|
A D | printf.c | 167 char ch = *fmt; in vprintf() local
|
A D | snprintf.c | 13 #define CHECK_AND_PUT_CHAR(buf, size, chars_printed, ch) \ argument
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/drivers/ |
A D | bpmp.h | 22 #define CH_MASK(ch) ((uint32_t)0x3 << ((ch) * 2U)) argument 23 #define MA_FREE(ch) ((uint32_t)0x2 << ((ch) * 2U)) argument 24 #define MA_ACKD(ch) ((uint32_t)0x3 << ((ch) * 2U)) argument
|
/tf-a-ffa_el3_spmc/drivers/renesas/common/ |
A D | ddr_regs.h | 16 #define DBSC_DBMEMCONF(ch, cs) (0xE6790030U + 0x10U * (ch) + 0x04U * (cs)) argument 96 #define DBSC_DBDFISTAT(ch) (0xE6790600U + 0x40U * (ch)) argument 101 #define DBSC_DBDFICNT(ch) (0xE6790604U + 0x40U * (ch)) argument 106 #define DBSC_DBPDCNT0(ch) (0xE6790610U + 0x40U * (ch)) argument 111 #define DBSC_DBPDCNT1(ch) (0xE6790614U + 0x40U * (ch)) argument 116 #define DBSC_DBPDCNT2(ch) (0xE6790618U + 0x40U * (ch)) argument 121 #define DBSC_DBPDCNT3(ch) (0xE679061CU + 0x40U * (ch)) argument 126 #define DBSC_DBPDLK(ch) (0xE6790620U + 0x40U * (ch)) argument 131 #define DBSC_DBPDRGA(ch) (0xE6790624U + 0x40U * (ch)) argument 132 #define DBSC_DBPDRGD(ch) (0xE6790628U + 0x40U * (ch)) argument [all …]
|
/tf-a-ffa_el3_spmc/drivers/arm/css/scmi/vendor/ |
A D | scmi_sq.c | 30 scmi_channel_t *ch = (scmi_channel_t *)p; in scmi_get_draminfo() local
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/drivers/bpmp_ipc/ |
A D | ivc.c | 75 volatile const struct ivc_channel_header *ch) in ivc_channel_empty() 106 volatile const struct ivc_channel_header *ch) in ivc_channel_full() 121 volatile const struct ivc_channel_header *ch) in ivc_channel_avail_count() 222 volatile const struct ivc_channel_header *ch, in ivc_frame_pointer()
|
A D | intf.c | 60 const struct ivc *ch = &ivc_ccplex_bpmp_channel; in tegra_bpmp_get_next_out_frame() local
|
/tf-a-ffa_el3_spmc/services/spd/trusty/ |
A D | generic-arm64-smcall.c | 40 static void trusty_dputc(char ch, int secure) in trusty_dputc()
|
/tf-a-ffa_el3_spmc/drivers/arm/dcc/ |
A D | dcc_console.c | 92 static int32_t dcc_console_putc(int32_t ch, struct console *console) in dcc_console_putc()
|
/tf-a-ffa_el3_spmc/plat/socionext/synquacer/drivers/scp/ |
A D | sq_scmi.c | 197 static int scmi_ap_core_init(scmi_channel_t *ch) in scmi_ap_core_init()
|
/tf-a-ffa_el3_spmc/drivers/marvell/mochi/ |
A D | apn806_setup.c | 70 #define XOR_STREAM_ID_REG(ch) (MVEBU_REGS_BASE + 0x410010 + (ch) * 0x20000) argument
|
/tf-a-ffa_el3_spmc/tools/sptool/ |
A D | sptool.c | 308 int ch; in main() local
|