Home
last modified time | relevance | path

Searched refs:ARM_CKCTL (Results 1 – 5 of 5) sorted by relevance

/linux/arch/arm/mach-omap1/
A Dsram.S29 mov r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0xff000000
30 orr r3, r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0x00ff0000
31 orr r3, r3, #OMAP1_IO_ADDRESS(ARM_CKCTL) & 0x0000ff00
A Dpm.c269 ARM_SAVE(ARM_CKCTL); in omap1_pm_suspend()
292 omap_writew(omap_readw(ARM_CKCTL) & ~(1 << EN_DSPCK), ARM_CKCTL); in omap1_pm_suspend()
360 ARM_RESTORE(ARM_CKCTL); in omap1_pm_suspend()
418 ARM_SAVE(ARM_CKCTL); in omap_pm_debug_show()
473 ARM_SHOW(ARM_CKCTL), in omap_pm_debug_show()
A Dclock_data.c212 .enable_reg = OMAP1_IO_ADDRESS(ARM_CKCTL),
819 omap_readw(ARM_CKCTL)); in omap1_clk_init()
873 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL); in omap1_clk_init()
875 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL); in omap1_clk_init()
A Dclock.c167 int dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset)); in omap1_ckctl_recalc()
267 regval = omap_readw(ARM_CKCTL); in omap1_clk_set_rate_ckctl_arm()
271 omap_writew(regval, ARM_CKCTL); in omap1_clk_set_rate_ckctl_arm()
/linux/arch/arm/mach-omap1/include/mach/
A Dhardware.h107 #define ARM_CKCTL (CLKGEN_REG_BASE + 0x0) macro

Completed in 11 milliseconds