Home
last modified time | relevance | path

Searched refs:BASE (Results 1 – 25 of 80) sorted by relevance

1234

/linux/Documentation/driver-api/media/drivers/
A Dradiotrack.rst132 Card Off: BASE <-- 0x00 (audio mute, no stereo detect,
136 BASE <-- 0xc8 (see "Default")
141 BASE <-- 0xc8 (see "Default")
143 Volume Up: BASE <-- 0x88 (volume up, no stereo detect,
146 BASE <-- 0xc8 (see "Default")
151 x <-- BASE (read ioport)
152 BASE <-- 0xc8 (see "Default")
160 BASE <-- 0x01 (audio mute, no stereo detect, radio
162 BASE <-- 0x03 (audio mute, no stereo detect, radio
165 BASE <-- 0x05 (audio mute, no stereo detect, radio
[all …]
/linux/Documentation/devicetree/bindings/phy/
A Dmicrochip,sparx5-serdes.yaml34 * 100 Mbps (100BASE-FX)
35 * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX)
44 * 100 Mbps (100BASE-FX)
45 * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX)
57 * 1.25 Gbps (SGMII/1000BASE-X/1000BASE-KX)
/linux/tools/testing/selftests/net/
A Dudpgro_fwd.sh4 readonly BASE="ns-$(mktemp -u XXXXXX)"
8 readonly NS_SRC=$BASE$SRC
9 readonly NS_DST=$BASE$DST
44 ip link set dev veth$ns netns $BASE$ns
45 ip -n $BASE$ns link set dev veth$ns up
46 ip -n $BASE$ns addr add dev veth$ns $BM_NET_V4$ns/24
47 ip -n $BASE$ns addr add dev veth$ns $BM_NET_V6$ns/64 nodad
73 create_vxlan_endpoint $BASE$ns veth$ns $BM_NET_V4$((3 - $ns)) vxlan$ns 4
74 ip -n $BASE$ns addr add dev vxlan$ns $OL_NET_V4$ns/24
77 create_vxlan_endpoint $BASE$ns veth$ns $BM_NET_V6$((3 - $ns)) vxlan6$ns 6
[all …]
A Dveth.sh5 readonly BASE=`basename $STATS`
9 readonly NS_SRC=$BASE$SRC
10 readonly NS_DST=$BASE$DST
44 ip link set dev veth$ns netns $BASE$ns up
45 ip -n $BASE$ns addr add dev veth$ns $BM_NET_V4$ns/24
46 ip -n $BASE$ns addr add dev veth$ns $BM_NET_V6$ns/64 nodad
48 echo "#kernel" > $BASE
49 chmod go-rw $BASE
86 local cur_rx=`ip netns exec $BASE$target ethtool -l $dev |\
88 local cur_tx=`ip netns exec $BASE$target ethtool -l $dev |\
[all …]
/linux/Documentation/devicetree/bindings/net/
A Dti,dp83869.yaml18 with integrated PMD sublayers that supports 10BASE-Te, 100BASE-TX and
19 1000BASE-T Ethernet protocols. The DP83869 also supports 1000BASE-X and
20 100BASE-FX Fiber protocols.
23 the DP83869HM can run 1000BASE-X-to-1000BASE-T and 100BASE-FX-to-100BASE-TX
/linux/drivers/media/pci/cobalt/
A Dcobalt-omnitek.c42 #define BASE (cobalt->bar0) macro
43 #define CAPABILITY_HEADER (BASE)
44 #define CAPABILITY_REGISTER (BASE + 0x04)
47 #define INTERRUPT_STATUS (BASE + 0x08)
48 #define PCI(c) (BASE + 0x40 + ((c) * 0x40))
49 #define SIZE(c) (BASE + 0x58 + ((c) * 0x40))
50 #define DESCRIPTOR(c) (BASE + 0x50 + ((c) * 0x40))
51 #define CS_REG(c) (BASE + 0x60 + ((c) * 0x40))
52 #define BYTES_TRANSFERRED(c) (BASE + 0x64 + ((c) * 0x40))
/linux/fs/xfs/libxfs/
A Dxfs_da_btree.h156 #define XFS_DA_LOGOFF(BASE, ADDR) ((char *)(ADDR) - (char *)(BASE)) argument
157 #define XFS_DA_LOGRANGE(BASE, ADDR, SIZE) \ argument
158 (uint)(XFS_DA_LOGOFF(BASE, ADDR)), \
159 (uint)(XFS_DA_LOGOFF(BASE, ADDR)+(SIZE)-1)
/linux/tools/perf/tests/shell/
A Ddaemon.sh152 base=BASE
202 base=BASE
227 base=BASE
261 base=BASE
321 base=BASE
373 base=BASE
412 base=BASE
451 base=BASE
/linux/tools/testing/selftests/gpio/
A Dgpio-mockup.sh9 BASE=${0%/*}
106 $BASE/gpio-mockup-cdev $cdev_opts /dev/$chip $offset
150 $BASE/gpio-mockup-cdev $cdev_opts -s$val /dev/$chip $offset &
158 $BASE/gpio-mockup-cdev $cdev_opts /dev/$chip $offset || true
343 source $BASE/gpio-mockup-sysfs.sh
/linux/include/linux/
A Dzutil.h53 #define BASE 65521L /* largest prime smaller than 65536 */ macro
100 s1 %= BASE; in zlib_adler32()
101 s2 %= BASE; in zlib_adler32()
/linux/arch/sparc/net/
A Dbpf_jit_comp_32.c181 #define emit_loadptr(BASE, STRUCT, FIELD, DEST) \ argument
184 *prog++ = LDPTRI | RS1(BASE) | S13(_off) | RD(DEST); \
187 #define emit_load32(BASE, STRUCT, FIELD, DEST) \ argument
190 *prog++ = LD32I | RS1(BASE) | S13(_off) | RD(DEST); \
193 #define emit_load16(BASE, STRUCT, FIELD, DEST) \ argument
196 *prog++ = LD16I | RS1(BASE) | S13(_off) | RD(DEST); \
199 #define __emit_load8(BASE, STRUCT, FIELD, DEST) \ argument
201 *prog++ = LD8I | RS1(BASE) | S13(_off) | RD(DEST); \
204 #define emit_load8(BASE, STRUCT, FIELD, DEST) \ argument
206 __emit_load8(BASE, STRUCT, FIELD, DEST); \
[all …]
/linux/drivers/gpu/drm/amd/display/dc/gpio/dce120/
A Dhw_factory_dce120.c57 #define BASE(seg) \ macro
61 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
A Dhw_translate_dce120.c48 #define BASE(seg) \ macro
52 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
55 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/drivers/ps3/
A Dps3av_cmd.c489 #define BASE PS3AV_CMD_AUDIO_FS_44K macro
493 [PS3AV_CMD_AUDIO_FS_44K-BASE] = { 6272, 6272, 17836, 17836, 8918 },
494 [PS3AV_CMD_AUDIO_FS_48K-BASE] = { 6144, 6144, 11648, 11648, 5824 },
495 [PS3AV_CMD_AUDIO_FS_88K-BASE] = { 12544, 12544, 35672, 35672, 17836 },
496 [PS3AV_CMD_AUDIO_FS_96K-BASE] = { 12288, 12288, 23296, 23296, 11648 },
497 [PS3AV_CMD_AUDIO_FS_176K-BASE] = { 25088, 25088, 71344, 71344, 35672 },
498 [PS3AV_CMD_AUDIO_FS_192K-BASE] = { 24576, 24576, 46592, 46592, 23296 }
540 ns_val = ps3av_ns_table[PS3AV_CMD_AUDIO_FS_44K-BASE][d]; in ps3av_cnv_ns()
547 #undef BASE
/linux/drivers/gpu/drm/amd/display/dc/gpio/dcn10/
A Dhw_factory_dcn10.c54 #define BASE(seg) \ macro
58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
61 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
A Dhw_translate_dcn10.c48 #define BASE(seg) \ macro
52 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
55 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/drivers/gpu/drm/amd/display/dc/gpio/dcn21/
A Dhw_factory_dcn21.c53 #define BASE(seg) BASE_INNER(seg) macro
58 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
64 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/drivers/media/tuners/
A Dtuner-xc2028-types.h14 #define BASE (1<<0) macro
15 #define BASE_TYPES (BASE|F8MHZ|MTS|FM|INPUT1|INPUT2|INIT1)
A Dxc4000.c554 if (type & BASE) in dump_firm_type_and_int_freq()
962 if (priv->cur_fw.type & BASE) { in check_firmware()
977 rc = load_firmware(fe, BASE, &std0); in check_firmware()
986 rc = load_firmware(fe, BASE | INIT1, &std0); in check_firmware()
988 rc = load_firmware(fe, BASE | INIT1, &std0); in check_firmware()
1000 if (priv->cur_fw.type == (BASE | new_fw.type) && in check_firmware()
1072 priv->cur_fw.type |= BASE; in check_firmware()
1525 & (BASE | FM | DTV6 | DTV7 | DTV78 | DTV8)) == BASE) { in xc4000_get_frequency()
1558 if (priv->cur_fw.type & BASE) in xc4000_get_status()
1585 (priv->cur_fw.type & BASE) != 0) { in xc4000_sleep()
[all …]
/linux/drivers/gpu/drm/amd/display/dc/gpio/dcn20/
A Dhw_factory_dcn20.c55 #define BASE(seg) BASE_INNER(seg) macro
60 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
66 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/drivers/gpu/drm/amd/display/dc/gpio/dcn30/
A Dhw_factory_dcn30.c63 #define BASE(seg) BASE_INNER(seg) macro
68 BASE(mm ## reg_name ## _BASE_IDX) + mm ## reg_name
74 BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/tools/testing/selftests/netfilter/
A Dnft_trans_stress.sh42 for BASE in INPUT OUTPUT; do
43 echo "add rule inet $table $BASE counter jump $chain" >> "$tmp"
/linux/drivers/gpu/drm/amd/display/dc/dcn10/
A Ddcn10_dwb.h33 #define BASE(seg) \ macro
37 .reg_name = BASE(mm ## reg_name ## _BASE_IDX) + \
41 .reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
46 .reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
/linux/arch/sparc/kernel/
A Dsun4v_tlb_miss.S11 #define LOAD_ITLB_INFO(BASE, VADDR, CTX) \ argument
12 ldx [BASE + HV_FAULT_I_ADDR_OFFSET], VADDR; \
13 ldx [BASE + HV_FAULT_I_CTX_OFFSET], CTX;
16 #define LOAD_DTLB_INFO(BASE, VADDR, CTX) \ argument
17 ldx [BASE + HV_FAULT_D_ADDR_OFFSET], VADDR; \
18 ldx [BASE + HV_FAULT_D_CTX_OFFSET], CTX;
/linux/drivers/gpu/drm/amd/display/dc/dcn301/
A Ddcn301_resource.c112 #define BASE(seg) BASE_INNER(seg) macro
115 .reg_name = BASE(mm ## reg_name ## _BASE_IDX) + \
119 .reg_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
123 .reg_name = BASE(mm ## reg_name ## _BASE_IDX) + \
127 .var_name = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
131 .reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
135 .reg_name_pre ## _ ## reg_name_post[id] = BASE(mm ## reg_name_pre \
140 .RMU##_##reg_name[id] = BASE(mm ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
144 .reg_name[id] = BASE(mm ## block ## id ## _ ## temp_name ## _BASE_IDX) + \
152 .reg_name[id] = BASE(mm ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
[all …]

Completed in 36 milliseconds

1234