/linux/drivers/staging/rtl8723bs/include/ |
A D | hal_pwr_seq.h | 48 …PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3|BIT2), 0},/* disabl… 54 …PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3), 0},/* disable WL … 63 …K, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, BIT3},/*For GPIO9 int… 83 …AB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4|BIT3, (BIT4|BIT3)}, /*0x04[12:… 84 …PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3}, /*0x04[12:1… 87 … PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3|BIT4}, /*0x04… 94 …{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3… 98 …{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3… 104 …PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3}, /*0x04[12:1… 114 …{0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3… [all …]
|
A D | hal_com_reg.h | 611 #define RRSR_11M BIT3 636 #define HAL92C_WOL_DEAUTH_EVENT BIT3 734 #define WOW_UWF BIT3 /* Unicast Wakeup frame. */ 926 #define IMR_VIDOK_88E BIT3 /* AC_VI DMA OK */ 984 #define StopBK BIT3 1021 #define RCR_AB BIT3 /* Accept broadcast packet */ 1542 #define SDIO_HIMR_RXERR_MSK BIT3 1568 #define SDIO_HISR_RXERR BIT3 1655 #define HAL92C_EN_PKT_LIFE_TIME_BK BIT3 1665 #define PARTNO_SINGLE_BAND_VS BIT3 [all …]
|
A D | rtw_ht.h | 67 #define LDPC_HT_CAP_TX BIT3 72 #define STBC_HT_CAP_TX BIT3
|
A D | rtl8723b_spec.h | 211 #define IMR_VIDOK_8723B BIT3 /* AC_VI DMA OK */
|
A D | osdep_service.h | 20 #define BIT3 0x00000008 macro
|
/linux/drivers/net/wireless/realtek/rtlwifi/rtl8821ae/ |
A D | pwrseq.h | 35 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \ 105 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, BIT3 \ 110 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \ 176 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, BIT3 \ 202 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3, 0 \ 475 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT4|BIT3, (BIT4|BIT3) \ 479 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3 \ 488 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3|BIT4 \ 511 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, 0 \ 520 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT3|BIT4, BIT3 \ [all …]
|
/linux/drivers/staging/rtl8192e/rtl8192e/ |
A D | r8192E_hw.h | 130 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \ 146 #define RCR_AB BIT3 204 #define SCR_RxDecEnable BIT3 225 #define IMR_BEDOK BIT3 234 #define TPPoll_VOQ BIT3 274 #define AcmHw_VoqEn BIT3 364 #define RRSR_11M BIT3
|
/linux/drivers/scsi/ |
A D | dc395x.h | 73 #define BIT3 0x00000008 macro 82 #define UNIT_RETRY BIT3 132 #define UNDER_RUN BIT3 168 #define WIDE_NEGO_DONE BIT3 595 #define ACTIVE_NEGATION BIT3
|
/linux/drivers/staging/rtl8723bs/hal/ |
A D | odm_DynamicBBPowerSaving.c | 38 pDM_PSTable->RegC70 = (PHY_QueryBBReg(pDM_Odm->Adapter, 0xc70, bMaskDWord)&BIT3)>>3; in ODM_RF_Saving() 66 PHY_SetBBReg(pDM_Odm->Adapter, 0xc70, BIT3, 0); /* RegC70[3]= 1'b0 */ in ODM_RF_Saving() 74 PHY_SetBBReg(pDM_Odm->Adapter, 0xc70, BIT3, pDM_PSTable->RegC70); in ODM_RF_Saving()
|
A D | HalHWImg8723B_MAC.c | 17 ((pDM_Odm->BoardType & BIT3) >> 3) << 1 | /* _GPA */ in CheckPositive() 62 if ((cond1 & BIT3) != 0) /* APA */ in CheckPositive()
|
A D | HalHWImg8723B_RF.c | 17 ((pDM_Odm->BoardType & BIT3) >> 3) << 1 | /* _GPA */ in CheckPositive() 68 if ((cond1 & BIT3) != 0) /* APA */ in CheckPositive()
|
A D | HalHWImg8723B_BB.c | 17 ((pDM_Odm->BoardType & BIT3) >> 3) << 1 | /* _GPA */ in CheckPositive() 63 if ((cond1 & BIT3) != 0) /* APA */ in CheckPositive()
|
A D | HalBtc8723b2Ant.h | 12 #define BT_INFO_8723B_2ANT_B_ACL_BUSY BIT3
|
A D | HalBtc8723b1Ant.h | 12 #define BT_INFO_8723B_1ANT_B_ACL_BUSY BIT3
|
/linux/drivers/video/fbdev/via/ |
A D | dvi.c | 345 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp0() 370 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 377 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 456 viafb_write_reg_mask(CRD2, VIACR, 0, BIT3); in viafb_dvi_enable()
|
A D | lcd.c | 420 viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3); in load_lcd_scaling() 432 viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3); in load_lcd_scaling() 520 BIT0 + BIT1 + BIT2 + BIT3); in lcd_patch_skew() 615 viafb_write_reg_mask(CR6A, VIACR, 0, BIT3); in integrated_lvds_disable() 663 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3); in integrated_lvds_enable() 758 viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3); in viafb_lcd_enable() 759 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3); in viafb_lcd_enable()
|
A D | share.h | 17 #define BIT3 0x08 macro
|
/linux/drivers/net/wireless/realtek/rtlwifi/btcoexist/ |
A D | halbt_precomp.h | 34 #define BIT3 0x00000008 macro
|
A D | halbtc8192e2ant.h | 11 #define BT_INFO_8192E_2ANT_B_ACL_BUSY BIT3
|
A D | halbtc8821a1ant.h | 12 #define BT_INFO_8821A_1ANT_B_ACL_BUSY BIT3
|
A D | halbtc8821a2ant.h | 12 #define BT_INFO_8821A_2ANT_B_ACL_BUSY BIT3
|
A D | halbtc8723b2ant.h | 14 #define BT_INFO_8723B_2ANT_B_ACL_BUSY BIT3
|
A D | halbtc8723b1ant.h | 11 #define BT_INFO_8723B_1ANT_B_ACL_BUSY BIT3
|
/linux/drivers/char/pcmcia/ |
A D | synclink_cs.c | 314 #define PVR_AUTOCTS BIT3 1190 if (gis & (BIT3 | BIT2)) in mgslpc_isr() 3075 val |= BIT3; in hdlc_mode() 3084 val |= BIT4 | BIT3; in hdlc_mode() 3215 set_reg_bits(info, CHA + PVR, BIT3); in hdlc_mode() 3217 clear_reg_bits(info, CHA + PVR, BIT3); in hdlc_mode() 3269 set_reg_bits(info, CHA + MODE, BIT3); in rx_start() 3485 val |= BIT3; in async_mode() 3529 set_reg_bits(info, CHA + MODE, BIT3); in async_mode() 3534 set_reg_bits(info, CHA + PVR, BIT3); in async_mode() [all …]
|
/linux/drivers/staging/rtl8192e/ |
A D | rtl819x_Qos.h | 13 #define BIT3 0x00000008 macro
|