Home
last modified time | relevance | path

Searched refs:CACHELINE_ALIGNED_DATA (Results 1 – 5 of 5) sorted by relevance

/linux/arch/mips/kernel/
A Dvmlinux.lds.S95 CACHELINE_ALIGNED_DATA(1 << CONFIG_MIPS_L1_CACHE_SHIFT)
/linux/arch/ia64/kernel/
A Dvmlinux.lds.S181 CACHELINE_ALIGNED_DATA(SMP_CACHE_BYTES)
/linux/arch/x86/kernel/
A Dvmlinux.lds.S173 CACHELINE_ALIGNED_DATA(L1_CACHE_BYTES)
/linux/include/asm-generic/
A Dvmlinux.lds.h387 #define CACHELINE_ALIGNED_DATA(align) \ macro
1145 CACHELINE_ALIGNED_DATA(cacheline) \
/linux/arch/powerpc/kernel/
A Dvmlinux.lds.S369 CACHELINE_ALIGNED_DATA(L1_CACHE_BYTES)

Completed in 9 milliseconds