Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL1 (Results 1 – 15 of 15) sorted by relevance

/linux/include/dt-bindings/clock/
A Dmt8516-clk.h65 #define CLK_TOP_APLL1 33 macro
A Dmt6765-clk.h76 #define CLK_TOP_APLL1 41 macro
A Dmt8173-clk.h35 #define CLK_TOP_APLL1 25 macro
A Dmt2712-clk.h74 #define CLK_TOP_APLL1 43 macro
A Dmt8192-clk.h113 #define CLK_TOP_APLL1 101 macro
A Dmt8195-clk.h104 #define CLK_TOP_APLL1 92 macro
/linux/Documentation/devicetree/bindings/sound/
A Dmt8195-afe-pcm.yaml143 <&topckgen 163>, //CLK_TOP_APLL1
/linux/drivers/clk/mediatek/
A Dclk-mt8516.c58 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
A Dclk-mt8195-topckgen.c1079 MUX_GATE_CLR_SET_UPD(CLK_TOP_APLL1, "top_apll1",
A Dclk-mt8167.c66 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
A Dclk-mt8173.c63 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
A Dclk-mt8192.c64 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
A Dclk-mt2712.c132 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1,
A Dclk-mt6765.c125 FACTOR(CLK_TOP_APLL1, "apll1_ck", "apll1", 1, 1),
/linux/arch/arm64/boot/dts/mediatek/
A Dmt8173.dtsi875 assigned-clock-parents = <&topckgen CLK_TOP_APLL1>,

Completed in 30 milliseconds