Home
last modified time | relevance | path

Searched refs:CLK_TOP_APLL2_DIV4 (Results 1 – 2 of 2) sorted by relevance

/linux/include/dt-bindings/clock/
A Dmt8173-clk.h141 #define CLK_TOP_APLL2_DIV4 131 macro
/linux/drivers/clk/mediatek/
A Dclk-mt8173.c606 DIV_GATE(CLK_TOP_APLL2_DIV4, "apll2_div4", "aud_2_sel", 0x12c, 20, 0x128, 8, 24),

Completed in 6 milliseconds