Home
last modified time | relevance | path

Searched refs:CLK_TOP_MUX_MSDC50_0 (Results 1 – 8 of 8) sorted by relevance

/linux/include/dt-bindings/clock/
A Dmt6797-clk.h27 #define CLK_TOP_MUX_MSDC50_0 17 macro
A Dmt8183-clk.h44 #define CLK_TOP_MUX_MSDC50_0 8 macro
/linux/arch/arm64/boot/dts/mediatek/
A Dmt8183-pumpkin.dts141 assigned-clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>;
A Dmt8183-evb.dts108 assigned-clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>;
A Dmt8183-kukui.dtsi361 assigned-clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>;
A Dmt8183.dtsi1221 clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>,
/linux/drivers/clk/mediatek/
A Dclk-mt6797.c347 MUX_GATE(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel", msdc50_0_parents,
A Dclk-mt8183.c580 MUX_GATE_CLR_SET_UPD(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel",

Completed in 15 milliseconds