Home
last modified time | relevance | path

Searched refs:HALT (Results 1 – 11 of 11) sorted by relevance

/linux/arch/arm/mach-clps711x/
A Dboard-dt.c22 # define HALT (0x0800) macro
42 DEFINE_RES_MEM(CLPS711X_PHYS_BASE + HALT, SZ_128);
/linux/drivers/gpu/drm/amd/amdgpu/
A Dsdma_v2_4.c397 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0); in sdma_v2_4_enable()
399 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1); in sdma_v2_4_enable()
977 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0); in sdma_v2_4_soft_reset()
984 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0); in sdma_v2_4_soft_reset()
A Dsdma_v3_0.c632 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0); in sdma_v3_0_enable()
634 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1); in sdma_v3_0_enable()
A Dsdma_v5_2.c583 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1); in sdma_v5_2_enable()
716 temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0); in sdma_v5_2_gfx_resume()
A Dsdma_v5_0.c701 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1); in sdma_v5_0_enable()
840 temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0); in sdma_v5_0_gfx_resume()
A Dsdma_v4_0.c1142 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1); in sdma_v4_0_enable()
1515 temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0); in sdma_v4_0_start()
/linux/arch/mips/dec/
A Dint-handler.S236 FEXPORT(cpu_all_int) # HALT, timers, software junk
/linux/arch/arc/kernel/
A Dentry-compact.S373 ; If this does happen we simply HALT as it means a BUG !!!
/linux/Documentation/s390/
A Dvfio-ccw.rst261 Currently, CLEAR SUBCHANNEL and HALT SUBCHANNEL use this region.
423 START SUBCHANNEL, and to issue HALT SUBCHANNEL, CLEAR SUBCHANNEL,
A Dcds.rst164 ccw_device_halt() function. Some devices require to initially issue a HALT
/linux/drivers/dma/
A Dhisi_dma.c50 HALT, enumerator

Completed in 40 milliseconds