Home
last modified time | relevance | path

Searched refs:IS_FPGA_MAXIMUS_DC (Results 1 – 25 of 40) sorted by relevance

12

/linux/drivers/gpu/drm/amd/display/dc/core/
A Ddc_link_hwss.c526 if (dc_is_virtual_signal(stream->signal) || IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) in dp_set_dsc_on_rx()
577 if (dc_is_dp_signal(stream->signal) && !IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)
580 if (dc_is_dp_signal(stream->signal) && !IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
617 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
776 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
799 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
823 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dce112/
A Ddce112_clk_mgr.c114 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dce112_set_clock()
156 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dce112_set_dispclk()
/linux/drivers/gpu/drm/amd/display/dc/gpio/
A Dhw_translate.c67 if (IS_FPGA_MAXIMUS_DC(dce_environment)) { in dal_hw_translate_init()
A Dhw_factory.c69 if (IS_FPGA_MAXIMUS_DC(dce_environment)) { in dal_hw_factory_init()
/linux/drivers/gpu/drm/amd/display/dc/dce112/
A Ddce112_hw_sequencer.c123 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) in dce112_enable_display_power_gating()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn10/
A Drv1_clk_mgr_vbios_smu.c135 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in rv1_vbios_smu_set_dispclk()
/linux/drivers/gpu/drm/amd/display/dc/dcn31/
A Ddcn31_hwseq.c120 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn31_init_hw()
156 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn31_init_hw()
544 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn31_reset_back_end_for_pipe()
A Ddcn31_init.c150 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn31_hw_sequencer_construct()
A Ddcn31_resource.c1486 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) in dcn31_hwseq_create()
2121 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) in dcn31_update_bw_bounding_box()
2470 (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment) ? in dcn31_resource_construct()
/linux/drivers/gpu/drm/amd/display/dc/dcn20/
A Ddcn20_init.c142 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn20_hw_sequencer_construct()
/linux/drivers/gpu/drm/amd/display/dc/dce120/
A Ddce120_hw_sequencer.c162 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) in dce120_enable_display_power_gating()
/linux/drivers/gpu/drm/amd/display/dc/dcn21/
A Ddcn21_init.c148 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn21_hw_sequencer_construct()
/linux/drivers/gpu/drm/amd/display/dc/dcn30/
A Ddcn30_init.c147 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn30_hw_sequencer_construct()
A Ddcn30_hwseq.c451 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn30_init_hw()
495 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn30_init_hw()
/linux/drivers/gpu/drm/amd/display/dc/dcn201/
A Ddcn201_hwseq.c234 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn201_init_hw()
250 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn201_init_hw()
366 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) in dcn201_init_hw()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn21/
A Drn_clk_mgr_vbios_smu.c131 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in rn_vbios_smu_set_dispclk()
A Drn_clk_mgr.c965 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in rn_clk_mgr_construct()
1026 if (!IS_FPGA_MAXIMUS_DC(ctx->dce_environment) && clk_mgr->smu_ver >= 0x00371500) { in rn_clk_mgr_construct()
/linux/drivers/gpu/drm/amd/display/dc/
A Ddc_types.h72 #define IS_FPGA_MAXIMUS_DC(dce_environment) \ macro
76 (IS_FPGA_MAXIMUS_DC(dce_environment) || (dce_environment == DCE_ENV_DIAG))
A Ddc_helper.c488 !IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) in generic_reg_wait()
500 if (!IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) in generic_reg_wait()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn201/
A Ddcn201_clk_mgr.c235 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in dcn201_clk_mgr_construct()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn20/
A Ddcn20_clk_mgr.c552 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in dcn20_clk_mgr_construct()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/
A Ddcn30_clk_mgr.c551 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in dcn3_clk_mgr_construct()
/linux/drivers/gpu/drm/amd/display/dc/dcn10/
A Ddcn10_hw_sequencer.c978 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn10_reset_back_end_for_pipe()
1391 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn10_init_hw()
1422 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn10_init_hw()
2970 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn10_prepare_bandwidth()
3003 if (!IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) { in dcn10_optimize_bandwidth()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn31/
A Ddcn31_clk_mgr.c675 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in dcn31_clk_mgr_construct()
/linux/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn301/
A Dvg_clk_mgr.c775 if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) { in vg_clk_mgr_construct()

Completed in 43 milliseconds

12