Home
last modified time | relevance | path

Searched refs:MC_SEQ_RD_CTL_D1 (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/radeon/
A Dbtcd.h110 #define MC_SEQ_RD_CTL_D1 0x28b8 macro
A Dbtc_dpm.c1873 case MC_SEQ_RD_CTL_D1 >> 2: in btc_check_s0_mc_reg_index()
2033 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in btc_initialize_mc_reg_table()
A Dnid.h786 #define MC_SEQ_RD_CTL_D1 0x28b8 macro
A Dsid.h547 #define MC_SEQ_RD_CTL_D1 0x28b8 macro
A Dcikd.h660 #define MC_SEQ_RD_CTL_D1 0x28b8 macro
A Devergreend.h292 #define MC_SEQ_RD_CTL_D1 0x28b8 macro
A Dni_dpm.c2789 case MC_SEQ_RD_CTL_D1 >> 2: in ni_check_s0_mc_reg_index()
2894 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in ni_initialize_mc_reg_table()
A Dcypress_dpm.c991 eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2; in cypress_set_mc_reg_address_table()
A Dci_dpm.c4408 case MC_SEQ_RD_CTL_D1 >> 2: in ci_check_s0_mc_reg_index()
4615 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in ci_initialize_mc_reg_table()
A Dsi_dpm.c5426 case MC_SEQ_RD_CTL_D1 >> 2: in si_check_s0_mc_reg_index()
5535 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in si_initialize_mc_reg_table()
/linux/drivers/gpu/drm/amd/amdgpu/
A Dsid.h548 #define MC_SEQ_RD_CTL_D1 0xA2E macro
/linux/drivers/gpu/drm/amd/pm/powerplay/
A Dsi_dpm.c5879 case MC_SEQ_RD_CTL_D1: in si_check_s0_mc_reg_index()
5988 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1)); in si_initialize_mc_reg_table()

Completed in 128 milliseconds