Searched refs:PCI_BASE_ADDRESS_MEM_MASK (Results 1 – 25 of 31) sorted by relevance
12
307 plxphys = pci_resource_start(pdev, 0) & PCI_BASE_ADDRESS_MEM_MASK; in pci200_pci_init_one()310 scaphys = pci_resource_start(pdev, 2) & PCI_BASE_ADDRESS_MEM_MASK; in pci200_pci_init_one()313 ramphys = pci_resource_start(pdev, 3) & PCI_BASE_ADDRESS_MEM_MASK; in pci200_pci_init_one()
319 plxphys = pci_resource_start(pdev, 0) & PCI_BASE_ADDRESS_MEM_MASK; in pc300_pci_init_one()322 scaphys = pci_resource_start(pdev, 2) & PCI_BASE_ADDRESS_MEM_MASK; in pc300_pci_init_one()325 ramphys = pci_resource_start(pdev, 3) & PCI_BASE_ADDRESS_MEM_MASK; in pc300_pci_init_one()
325 PCI_BASE_ADDRESS_MEM_MASK; in irongate_ioremap()345 PCI_BASE_ADDRESS_MEM_MASK) + IRONGATE_MEM); in irongate_ioremap()
161 aper_base = (aperturebase & PCI_BASE_ADDRESS_MEM_MASK); in amd64_configure()427 baseaddr&= ~PCI_BASE_ADDRESS_MEM_MASK; in uli_agp_init()496 apbar &= ~PCI_BASE_ADDRESS_MEM_MASK; in nforce3_agp_init()
179 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK); in serverworks_create_gatt_table()274 temp = (temp & PCI_BASE_ADDRESS_MEM_MASK); in serverworks_configure()
65 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK; in pci_std_update_resource()66 new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK; in pci_std_update_resource()
144 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK; in decode_bar()227 l64 = l & PCI_BASE_ADDRESS_MEM_MASK; in __pci_read_base()228 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK; in __pci_read_base()229 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK; in __pci_read_base()
942 new |= res->flags & ~PCI_BASE_ADDRESS_MEM_MASK; in pci_iov_update_resource()
244 & PCI_BASE_ADDRESS_MEM_MASK; in init_ohci1394_controller()
93 bar_size &= PCI_BASE_ADDRESS_MEM_MASK; in pciauto_setup_bars()
86 return (addr & PCI_BASE_ADDRESS_MEM_MASK) | flags; in pcie_bar_low_val()287 u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags; in xgene_pcie_set_ib_mask()
579 (phys1 & PCI_BASE_ADDRESS_MEM_MASK); in vmd_get_phys_offsets()581 (phys2 & PCI_BASE_ADDRESS_MEM_MASK); in vmd_get_phys_offsets()
55 val64 = val & PCI_BASE_ADDRESS_MEM_MASK; in xdbc_map_pci_mmio()56 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK; in xdbc_map_pci_mmio()57 mask64 = PCI_BASE_ADDRESS_MEM_MASK; in xdbc_map_pci_mmio()
864 if (bar_val & ~PCI_BASE_ADDRESS_MEM_MASK) { in early_dbgp_init()
413 size = (size & PCI_BASE_ADDRESS_MEM_MASK); in fixup_pmc551()452 if ((size &= PCI_BASE_ADDRESS_MEM_MASK) == 0) { in fixup_pmc551()
1263 start_address &= PCI_BASE_ADDRESS_MEM_MASK; in unconfigure_boot_device()1277 start_address &= PCI_BASE_ADDRESS_MEM_MASK; in unconfigure_boot_device()1382 start_address &= PCI_BASE_ADDRESS_MEM_MASK; in unconfigure_boot_bridge()1394 start_address &= PCI_BASE_ADDRESS_MEM_MASK; in unconfigure_boot_bridge()
155 cfg_addr &= PCI_BASE_ADDRESS_MEM_MASK; in handle_pci_cfg_write()161 ~PCI_BASE_ADDRESS_MEM_MASK); in handle_pci_cfg_write()
312 cfg_addr &= PCI_BASE_ADDRESS_MEM_MASK; in handle_pci_cfg_write()319 ~PCI_BASE_ADDRESS_MEM_MASK); in handle_pci_cfg_write()
613 PCI_BASE_ADDRESS_MEM_MASK; in mdev_read_base()
195 mask = ~PCI_BASE_ADDRESS_MEM_MASK; in bar_write()
291 ep->fb_base_reg &= PCI_BASE_ADDRESS_MEM_MASK; in e3d_pci_register()
548 PCI_BASE_ADDRESS_MEM_MASK; in intel_vgpu_get_bar_gpa()
109 #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) macro
651 addr &= PCI_BASE_ADDRESS_MEM_MASK; in apple_airport_reset()
923 base &= PCI_BASE_ADDRESS_MEM_MASK; in fsl_pci_immrbar_base()
Completed in 61 milliseconds