Home
last modified time | relevance | path

Searched refs:SSI0 (Results 1 – 8 of 8) sorted by relevance

/linux/arch/sh/kernel/cpu/sh4/
A Dsetup-sh7760.c24 SSI0, SSI1, enumerator
53 INTC_VECT(SSI0, 0x940), INTC_VECT(SSI1, 0x960),
90 SSI0, SSI1, HAC0, HAC1, I2C0, I2C1, USB, LCDC,
109 { 0xfe080004, 0, 32, 4, /* INTPRI04 */ { HCAN20, HCAN21, SSI0, SSI1,
/linux/arch/sh/kernel/cpu/sh4a/
A Dsetup-sh7763.c245 TMU3, TMU4, TMU5, ADC, SSI0, SSI1, SSI2, SSI3, enumerator
288 INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
304 SSI0, MMCIF, 0, SIOF0, PCIC5, PCIINTD, PCIINTC, PCIINTB,
324 { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF0, USBF, MMCIF, SSI0 } },
A Dsetup-sh7785.c383 SSI0, SSI1, enumerator
425 INTC_VECT(SSI0, 0xe80), INTC_VECT(SSI1, 0xea0),
453 { 0, 0, 0, GDTA, DU, SSI0, SSI1, GPIO,
474 { 0xffd40020, 0, 32, 8, /* INT2PRI8 */ { FLCTL, GPIO, SSI0, SSI1, } },
A Dsetup-sh7734.c308 SSI0, SSI1, SSI2, SSI3, enumerator
383 INTC_VECT(SSI0, 0x6C0),
439 INTC_GROUP(SSI, SSI0, SSI1, SSI2, SSI3),
A Dsetup-sh7786.c491 SSI0, SSI1, SSI2, SSI3, enumerator
534 INTC_VECT(SSI0, 0xd20), INTC_VECT(SSI1, 0xd40),
607 DU, SSI0, SSI1, SSI2, SSI3,
646 { 0xfe41084c, 0, 32, 8, /* INT2PRI19 */ { DU, SSI0, SSI1, SSI2 } },
/linux/Documentation/devicetree/bindings/sound/
A Drenesas,rsnd.txt39 Playback: [MEM] -> [SRC2] -> [DVC0] -> [SSIU0/SSI0] -> [codec]
148 [MEM] -> [SRC1] -> [CTU02] -+-> [MIX0] -> [DVC0] -> [SSI0]
236 This is example if SSI1 want to share WS pin with SSI0
245 This is example of SSI0/SSI1/SSI2 (= for 6ch)
A Drenesas,rsnd.yaml318 <&mstp10_clks 1014>, <&mstp10_clks 1015>, /* SSI1, SSI0 */
/linux/arch/arm/boot/dts/
A Dimx27-phytec-phycore-som.dtsi59 /* SSI0 <=> PINS_4 (MC13783 Audio) */

Completed in 12 milliseconds