Home
last modified time | relevance | path

Searched refs:VCLK (Results 1 – 17 of 17) sorted by relevance

/linux/drivers/video/fbdev/sis/
A Dinit.c2313 VCLK = SiS_Pr->CSRClock; in SiS_SetCRT1FIFO_300()
2440 VCLK = SiS_Pr->CSRClock; in SiS_SetCRT1FIFO_630()
2580 VCLK = SiS_Pr->CSRClock; in SiS_SetVCLKState()
2589 if(VCLK > 150) data |= 0x80; in SiS_SetVCLKState()
2593 if(VCLK >= 150) data |= 0x08; in SiS_SetVCLKState()
2598 if(VCLK >= 166) data |= 0x0c; in SiS_SetVCLKState()
2601 if(VCLK >= 166) { in SiS_SetVCLKState()
2607 if(VCLK >= 200) data |= 0x0c; in SiS_SetVCLKState()
2612 if(VCLK < 200) data |= 0x10; in SiS_SetVCLKState()
2626 if(VCLK >= 260) data = 0x00; in SiS_SetVCLKState()
[all …]
A Dinit301.c5337 unsigned short VCLK = 0, MCLK, colorth = 0, data2 = 0; in SiS_SetCRT2FIFO_300() local
5357 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetCRT2FIFO_300()
5369 VCLK = SiS_Pr->CSRClock_CRT1; in SiS_SetCRT2FIFO_300()
5390 data2 = temp - ((colorth * VCLK) / MCLK); in SiS_SetCRT2FIFO_300()
5447 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetCRT2FIFO_300()
5452 VCLK = ROMAddr[0x229] | (ROMAddr[0x22a] << 8); in SiS_SetCRT2FIFO_300()
5461 VCLK = SiS_Pr->CSRClock; in SiS_SetCRT2FIFO_300()
5469 data = data * VCLK * colorth; in SiS_SetCRT2FIFO_300()
/linux/drivers/usb/misc/sisusbvga/
A Dsisusb_init.c633 unsigned short data = 0, VCLK = 0, index = 0; in SiS_SetVCLKState() local
637 VCLK = SiS_Pr->SiS_VCLKData[index].CLOCK; in SiS_SetVCLKState()
640 if (VCLK >= 166) in SiS_SetVCLKState()
644 if (VCLK >= 166) in SiS_SetVCLKState()
649 if (VCLK >= 260) in SiS_SetVCLKState()
651 else if (VCLK >= 160) in SiS_SetVCLKState()
653 else if (VCLK >= 135) in SiS_SetVCLKState()
/linux/Documentation/devicetree/bindings/display/
A Damlogic,meson-vpu.yaml20 D | vd2 | VIU | | Video Post | | Video Encoders |<---|-----VCLK |
53 The VENC Unit gets a Pixel Clocks (VCLK) from a dedicated HDMI PLL and clock
/linux/drivers/gpu/drm/amd/pm/inc/
A Dpower_state.h143 uint32_t VCLK; member
/linux/Documentation/gpu/
A Dmeson.rst19 D | vd2 | VIU | | Video Post | | Video Encoders |<---|-----VCLK |
/linux/Documentation/devicetree/bindings/display/exynos/
A Dsamsung-fimd.txt60 VCLK(internal) __|??????|_____|??????|_____|??????|_____|??????|_____|??
/linux/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
A Dprocesspptables.c758 ps->uvd_clocks.VCLK = le32_to_cpu(pnon_clock_info->ulVCLK); in init_non_clock_fields()
761 ps->uvd_clocks.VCLK = 0; in init_non_clock_fields()
A Dsmu10_hwmgr.c923 smu10_ps->uvd_clocks.vclk = ps->uvd_clocks.VCLK; in smu10_dpm_get_pp_table_entry()
A Dsmu8_hwmgr.c1415 smu8_ps->uvd_clocks.vclk = ps->uvd_clocks.VCLK; in smu8_dpm_get_pp_table_entry()
A Dsmu7_hwmgr.c3596 power_state->uvd_clocks.VCLK = 0; in smu7_get_pp_table_entry_callback_func_v1()
3689 ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in smu7_get_pp_table_entry_v1()
3837 ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in smu7_get_pp_table_entry_v0()
A Dvega10_hwmgr.c3143 power_state->uvd_clocks.VCLK = 0; in vega10_get_pp_table_entry_callback_func()
3223 ps->uvd_clks.vclk = state->uvd_clocks.VCLK; in vega10_get_pp_table_entry()
/linux/drivers/gpu/drm/amd/pm/swsmu/smu12/
A Drenoir_ppt.c112 CLK_MAP(VCLK, CLOCK_VCLK),
/linux/drivers/gpu/drm/amd/pm/swsmu/smu13/
A Daldebaran_ppt.c148 CLK_MAP(VCLK, PPCLK_VCLK),
/linux/drivers/gpu/drm/amd/pm/swsmu/smu11/
A Darcturus_ppt.c174 CLK_MAP(VCLK, PPCLK_VCLK),
A Dnavi10_ppt.c158 CLK_MAP(VCLK, PPCLK_VCLK),
A Dsienna_cichlid_ppt.c159 CLK_MAP(VCLK, PPCLK_VCLK_0),

Completed in 85 milliseconds