Home
last modified time | relevance | path

Searched refs:X16CLK (Results 1 – 10 of 10) sorted by relevance

/linux/drivers/net/hamradio/
A Dz8530.h83 #define X16CLK 0x40 /* x16 clock mode */ macro
/linux/drivers/tty/serial/
A Dzs.h136 #define X16CLK 0x40 /* x16 clock mode */ macro
A Dsunzilog.h109 #define X16CLK 0x40 /* x16 clock mode */ macro
A Dip22zilog.h117 #define X16CLK 0x40 /* x16 clock mode */ macro
A Dpmac_zilog.h207 #define X16CLK 0x40 /* x16 clock mode */ macro
A Dpmac_zilog.c813 write_zsreg(uap, 4, X16CLK | SB_MASK); in pmz_fix_zero_bug_scc()
857 uap->curregs[R4] = X16CLK | SB1; in __pmz_startup()
1016 uap->curregs[R4] = X16CLK; in pmz_convert_to_zs()
1026 uap->curregs[R4] = X16CLK; in pmz_convert_to_zs()
A Dsunzilog.c874 up->curregs[R4] |= X16CLK; in sunzilog_convert_to_zs()
1348 up->curregs[R4] = PAR_EVEN | X16CLK | SB1; in sunzilog_init_hw()
1364 up->curregs[R4] = PAR_EVEN | X16CLK | SB1; in sunzilog_init_hw()
A Dip22zilog.c809 up->curregs[R4] |= X16CLK; in ip22zilog_convert_to_zs()
1141 up->curregs[R4] = PAR_EVEN | X16CLK | SB1; in ip22zilog_prepare()
A Dzs.c113 X16CLK | SB1, /* write 4 */
902 zport->regs[4] |= X16CLK; in zs_set_termios()
/linux/drivers/net/wan/
A Dz85230.h104 #define X16CLK 0x40 /* x16 clock mode */ macro

Completed in 23 milliseconds