/linux/drivers/clk/mxs/ |
A D | clk-pll.c | 23 struct clk_pll { struct 30 #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw) argument 34 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_prepare() 45 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_unprepare() 52 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_enable() 61 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_disable() 69 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_recalc_rate() 85 struct clk_pll *pll; in mxs_clk_pll()
|
/linux/drivers/clk/qcom/ |
A D | clk-pll.c | 26 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_enable() 67 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_disable() 82 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_recalc_rate() 128 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_determine_rate() 143 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_set_rate() 179 static int wait_for_pll(struct clk_pll *pll) in wait_for_pll() 203 struct clk_pll *p = to_clk_pll(clk_hw_get_parent(hw)); in clk_pll_vote_enable() 218 static void clk_pll_configure(struct clk_pll *pll, struct regmap *regmap, in clk_pll_configure() 245 void clk_pll_configure_sr(struct clk_pll *pll, struct regmap *regmap, in clk_pll_configure_sr() 265 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_sr2_enable() [all …]
|
A D | clk-pll.h | 39 struct clk_pll { struct 59 #define to_clk_pll(_hw) container_of(to_clk_regmap(_hw), struct clk_pll, clkr) argument 76 void clk_pll_configure_sr(struct clk_pll *pll, struct regmap *regmap, 78 void clk_pll_configure_sr_hpm_lp(struct clk_pll *pll, struct regmap *regmap,
|
A D | a53-pll.c | 93 struct clk_pll *pll; in qcom_a53pll_probe()
|
/linux/drivers/clk/at91/ |
A D | clk-pll.c | 32 #define to_clk_pll(hw) container_of(hw, struct clk_pll, hw) 34 struct clk_pll { struct 57 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_prepare() argument 100 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_is_prepared() 107 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_unprepare() 116 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_recalc_rate() 237 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_round_rate() 246 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_set_rate() 266 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_save_context() 278 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_restore_context() [all …]
|
/linux/arch/m68k/coldfire/ |
A D | m523x.c | 32 CLKDEV_INIT(NULL, "pll.0", &clk_pll), 34 CLKDEV_INIT("mcfpit.0", NULL, &clk_pll), 35 CLKDEV_INIT("mcfpit.1", NULL, &clk_pll), 36 CLKDEV_INIT("mcfpit.2", NULL, &clk_pll), 37 CLKDEV_INIT("mcfpit.3", NULL, &clk_pll),
|
A D | m528x.c | 34 CLKDEV_INIT(NULL, "pll.0", &clk_pll), 36 CLKDEV_INIT("mcfpit.0", NULL, &clk_pll), 37 CLKDEV_INIT("mcfpit.1", NULL, &clk_pll), 38 CLKDEV_INIT("mcfpit.2", NULL, &clk_pll), 39 CLKDEV_INIT("mcfpit.3", NULL, &clk_pll),
|
A D | m527x.c | 33 CLKDEV_INIT(NULL, "pll.0", &clk_pll), 35 CLKDEV_INIT("mcfpit.0", NULL, &clk_pll), 36 CLKDEV_INIT("mcfpit.1", NULL, &clk_pll), 37 CLKDEV_INIT("mcfpit.2", NULL, &clk_pll), 38 CLKDEV_INIT("mcfpit.3", NULL, &clk_pll),
|
A D | m5407.c | 29 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m5206.c | 29 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m5307.c | 38 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m525x.c | 29 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m54xx.c | 38 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m5272.c | 40 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
A D | m5249.c | 29 CLKDEV_INIT(NULL, "pll.0", &clk_pll),
|
/linux/Documentation/devicetree/bindings/clock/ |
A D | moxa,moxart-clock.txt | 37 clk_pll: clk_pll@98100000 { 47 clocks = <&clk_pll>;
|
/linux/drivers/clk/ |
A D | clk-nomadik.c | 142 struct clk_pll { struct 161 #define to_pll(_hw) container_of(_hw, struct clk_pll, hw) argument 166 struct clk_pll *pll = to_pll(hw); in pll_clk_enable() 186 struct clk_pll *pll = to_pll(hw); in pll_clk_disable() 205 struct clk_pll *pll = to_pll(hw); in pll_clk_is_enabled() 221 struct clk_pll *pll = to_pll(hw); in pll_clk_recalc_rate() 261 struct clk_pll *pll; in pll_clk_register()
|
A D | clk-vt8500.c | 41 struct clk_pll { struct 308 #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw) 549 struct clk_pll *pll = to_clk_pll(hw); in vtwm_pll_set_rate() 600 struct clk_pll *pll = to_clk_pll(hw); in vtwm_pll_round_rate() 639 struct clk_pll *pll = to_clk_pll(hw); in vtwm_pll_recalc_rate() 677 struct clk_pll *pll_clk; in vtwm_pll_clk_init()
|
A D | clk-versaclock5.c | 195 struct vc5_hw_data clk_pll; member 1046 vc5->clk_pll.num = 0; in vc5_probe() 1047 vc5->clk_pll.vc5 = vc5; in vc5_probe() 1048 vc5->clk_pll.hw.init = &init; in vc5_probe() 1049 ret = devm_clk_hw_register(&client->dev, &vc5->clk_pll.hw); in vc5_probe() 1063 parent_names[0] = clk_hw_get_name(&vc5->clk_pll.hw); in vc5_probe()
|
/linux/drivers/clk/spear/ |
A D | clk-vco-pll.c | 66 #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw) 87 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_round_rate_index() 127 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_recalc_rate() 147 struct clk_pll *pll = to_clk_pll(hw); in clk_pll_set_rate() 283 struct clk_pll *pll; in clk_register_vco_pll()
|
A D | clk.h | 102 struct clk_pll { struct
|
/linux/drivers/clk/keystone/ |
A D | pll.c | 68 struct clk_pll { struct 73 #define to_clk_pll(_hw) container_of(_hw, struct clk_pll, hw) argument 78 struct clk_pll *pll = to_clk_pll(hw); in clk_pllclk_recalc() 126 struct clk_pll *pll; in clk_register_pll()
|
/linux/arch/arm/boot/dts/ |
A D | moxart.dtsi | 47 clk_pll: clk_pll@98100000 { label 57 clocks = <&clk_pll>;
|
/linux/drivers/gpu/drm/imx/ |
A D | imx-ldb.c | 101 struct clk *clk_pll[2]; /* upstream clock we can adjust */ member 171 clk_get_rate(ldb->clk_pll[chno]), serial_clk); in imx_ldb_set_clock() 172 clk_set_rate(ldb->clk_pll[chno], serial_clk); in imx_ldb_set_clock() 175 clk_get_rate(ldb->clk_pll[chno])); in imx_ldb_set_clock() 427 ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname); in imx_ldb_get_clk() 429 return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]); in imx_ldb_get_clk()
|
/linux/drivers/staging/most/dim2/ |
A D | dim2.c | 95 struct clk *clk_pll; member 950 dev->clk_pll = devm_clk_get(&pdev->dev, "pll8_mlb"); in fsl_mx6_enable() 951 if (IS_ERR_OR_NULL(dev->clk_pll)) { in fsl_mx6_enable() 958 clk_prepare_enable(dev->clk_pll); in fsl_mx6_enable() 969 clk_disable_unprepare(dev->clk_pll); in fsl_mx6_disable()
|