Searched refs:dpll_md (Results 1 – 9 of 9) sorted by relevance
95 u32 adpa, dpll_md; in cdv_intel_crt_mode_set() local110 dpll_md = REG_READ(dpll_md_reg); in cdv_intel_crt_mode_set()112 dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK); in cdv_intel_crt_mode_set()
530 .dpll_md = DPLL_A_MD,555 .dpll_md = DPLL_B_MD,
242 u32 dpll_md; member276 u32 dpll_md; member
774 …REG_WRITE(map->dpll_md, (0 << DPLL_MD_UDI_DIVIDER_SHIFT) | ((sdvo_pixel_multiply - 1) << DPLL_MD_U… in cdv_intel_crtc_mode_set()
877 u32 dpll_md = (crtc_state->pixel_multiplier - 1) in i9xx_compute_dpll() local879 crtc_state->dpll_hw_state.dpll_md = dpll_md; in i9xx_compute_dpll()1149 crtc_state->dpll_hw_state.dpll_md = in vlv_compute_dpll()1166 crtc_state->dpll_hw_state.dpll_md = in chv_compute_dpll()1463 crtc_state->dpll_hw_state.dpll_md); in i9xx_enable_pll()1636 crtc_state->dpll_hw_state.dpll_md); in vlv_enable_pll()1795 crtc_state->dpll_hw_state.dpll_md); in chv_enable_pll()1797 dev_priv->chv_dpll_md[pipe] = crtc_state->dpll_hw_state.dpll_md; in chv_enable_pll()1808 crtc_state->dpll_hw_state.dpll_md); in chv_enable_pll()
188 u32 dpll_md; member
522 hw_state->dpll_md, in ibx_dump_hw_state()4313 hw_state->dpll_md, in intel_dpll_dump_hw_state()
1109 pll->state.hw_state.dpll_md); in i915_shared_dplls_info()
4259 pipe_config->dpll_hw_state.dpll_md = tmp; in i9xx_get_pipe_config()7734 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md); in intel_pipe_config_compare()
Completed in 46 milliseconds