Home
last modified time | relevance | path

Searched refs:gate_clks (Results 1 – 16 of 16) sorted by relevance

/linux/drivers/clk/samsung/
A Dclk-exynos7.c193 .gate_clks = topc_gate_clks,
385 .gate_clks = top0_gate_clks,
567 .gate_clks = top1_gate_clks,
614 .gate_clks = ccore_gate_clks,
681 .gate_clks = peric0_gate_clks,
805 .gate_clks = peric1_gate_clks,
860 .gate_clks = peris_gate_clks,
970 .gate_clks = fsys0_gate_clks,
1101 .gate_clks = fsys1_gate_clks,
1214 .gate_clks = mscl_gate_clks,
[all …]
A Dclk-exynos5260.c136 .gate_clks = aud_gate_clks,
326 .gate_clks = disp_gate_clks,
490 .gate_clks = fsys_gate_clks,
581 .gate_clks = g2d_gate_clks,
644 .gate_clks = g3d_gate_clks,
777 .gate_clks = gscl_gate_clks,
896 .gate_clks = isp_gate_clks,
1016 .gate_clks = mfc_gate_clks,
1165 .gate_clks = mif_gate_clks,
1371 .gate_clks = peri_gate_clks,
[all …]
A Dclk-exynos850.c341 .gate_clks = top_gate_clks,
436 .gate_clks = hsi_gate_clks,
610 .gate_clks = peri_gate_clks,
696 .gate_clks = core_gate_clks,
768 .gate_clks = dpu_gate_clks,
A Dclk-exynos5-subcmu.c66 exynos5_subcmu_defer_gate(ctx, (*_cmu)->gate_clks, in exynos5_subcmus_init()
110 samsung_clk_register_gate(ctx, info->gate_clks, info->nr_gate_clks); in exynos5_subcmu_probe()
A Dclk-exynos5-subcmu.h16 const struct samsung_gate_clock *gate_clks; member
A Dclk-exynos5433.c795 .gate_clks = top_gate_clks,
878 .gate_clks = cpif_gate_clks,
1530 .gate_clks = mif_gate_clks,
2335 .gate_clks = fsys_gate_clks,
2460 .gate_clks = g2d_gate_clks,
2884 .gate_clks = disp_gate_clks,
3056 .gate_clks = aud_gate_clks,
3341 .gate_clks = g3d_gate_clks,
4221 .gate_clks = mfc_gate_clks,
4584 .gate_clks = isp_gate_clks,
[all …]
A Dclk-exynos3250.c429 static const struct samsung_gate_clock gate_clks[] __initconst = { variable
779 .gate_clks = gate_clks,
780 .nr_gate_clks = ARRAY_SIZE(gate_clks),
1068 .gate_clks = isp_gate_clks,
A Dclk-exynos5420.c1329 .gate_clks = exynos5x_disp_gate_clks,
1339 .gate_clks = exynos5x_gsc_gate_clks,
1347 .gate_clks = exynos5x_g3d_gate_clks,
1357 .gate_clks = exynos5x_mfc_gate_clks,
1367 .gate_clks = exynos5x_mscl_gate_clks,
1375 .gate_clks = exynos5800_mau_gate_clks,
A Dclk.c368 if (cmu->gate_clks) in samsung_cmu_register_one()
369 samsung_clk_register_gate(ctx, cmu->gate_clks, in samsung_cmu_register_one()
A Dclk-s5pv210.c546 static const struct samsung_gate_clock gate_clks[] __initconst = { variable
776 samsung_clk_register_gate(ctx, gate_clks, ARRAY_SIZE(gate_clks)); in __s5pv210_clk_init()
A Dclk-exynos5410.c261 .gate_clks = exynos5410_gate_clks,
A Dclk.h315 const struct samsung_gate_clock *gate_clks; member
A Dclk-exynos5250.c677 .gate_clks = exynos5250_disp_gate_clks,
/linux/drivers/clk/tegra/
A Dclk-tegra-periph.c772 static struct tegra_periph_init_data gate_clks[] = { variable
894 for (i = 0; i < ARRAY_SIZE(gate_clks); i++) { in gate_clk_init()
897 data = gate_clks + i; in gate_clk_init()
/linux/
A DSystem.map154222 ffff800011ff0028 d gate_clks
A D.tmp_System.map154222 ffff800011ff0028 d gate_clks

Completed in 387 milliseconds