Home
last modified time | relevance | path

Searched refs:get_wptr (Results 1 – 25 of 46) sorted by relevance

12

/linux/drivers/gpu/drm/amd/amdgpu/
A Damdgpu_ih.h76 u32 (*get_wptr)(struct amdgpu_device *adev, struct amdgpu_ih_ring *ih); member
82 #define amdgpu_ih_get_wptr(adev, ih) (adev)->irq.ih_funcs->get_wptr((adev), (ih))
A Damdgpu_ring.h154 u64 (*get_wptr)(struct amdgpu_ring *ring); member
261 #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
A Djpeg_v2_5.c627 .get_wptr = jpeg_v2_5_dec_ring_get_wptr,
657 .get_wptr = jpeg_v2_5_dec_ring_get_wptr,
A Dcik_ih.c435 .get_wptr = cik_ih_get_wptr,
A Dsi_ih.c296 .get_wptr = si_ih_get_wptr,
A Dcz_ih.c434 .get_wptr = cz_ih_get_wptr,
A Diceland_ih.c431 .get_wptr = iceland_ih_get_wptr,
A Dvce_v3_0.c927 .get_wptr = vce_v3_0_ring_get_wptr,
951 .get_wptr = vce_v3_0_ring_get_wptr,
A Duvd_v6_0.c1550 .get_wptr = uvd_v6_0_ring_get_wptr,
1576 .get_wptr = uvd_v6_0_ring_get_wptr,
1605 .get_wptr = uvd_v6_0_enc_ring_get_wptr,
A Dtonga_ih.c486 .get_wptr = tonga_ih_get_wptr,
A Dvcn_v2_5.c1517 .get_wptr = vcn_v2_5_dec_ring_get_wptr,
1547 .get_wptr = vcn_v2_5_dec_ring_get_wptr,
1647 .get_wptr = vcn_v2_5_enc_ring_get_wptr,
1677 .get_wptr = vcn_v2_5_enc_ring_get_wptr,
A Djpeg_v3_0.c559 .get_wptr = jpeg_v3_0_dec_ring_get_wptr,
A Dvce_v2_0.c640 .get_wptr = vce_v2_0_ring_get_wptr,
A Dsdma_v4_0.c2420 .get_wptr = sdma_v4_0_ring_get_wptr,
2456 .get_wptr = sdma_v4_0_ring_get_wptr,
2488 .get_wptr = sdma_v4_0_page_ring_get_wptr,
2520 .get_wptr = sdma_v4_0_page_ring_get_wptr,
A Dvega10_ih.c641 .get_wptr = vega10_ih_get_wptr,
A Duvd_v3_1.c185 .get_wptr = uvd_v3_1_ring_get_wptr,
A Duvd_v4_2.c774 .get_wptr = uvd_v4_2_ring_get_wptr,
A Djpeg_v1_0.c554 .get_wptr = jpeg_v1_0_decode_ring_get_wptr,
A Dvega20_ih.c689 .get_wptr = vega20_ih_get_wptr,
A Djpeg_v2_0.c763 .get_wptr = jpeg_v2_0_dec_ring_get_wptr,
A Dnavi10_ih.c717 .get_wptr = navi10_ih_get_wptr,
/linux/drivers/gpu/drm/radeon/
A Dradeon_asic.c194 .get_wptr = &r100_gfx_get_wptr,
344 .get_wptr = &r100_gfx_get_wptr,
358 .get_wptr = &r100_gfx_get_wptr,
915 .get_wptr = &r600_gfx_get_wptr,
928 .get_wptr = &r600_dma_get_wptr,
1013 .get_wptr = &uvd_v1_0_get_wptr,
1212 .get_wptr = &uvd_v1_0_get_wptr,
1319 .get_wptr = &r600_gfx_get_wptr,
1332 .get_wptr = &r600_dma_get_wptr,
1657 .get_wptr = &uvd_v1_0_get_wptr,
[all …]
/linux/drivers/gpu/drm/msm/adreno/
A Da5xx_preempt.c49 wptr = get_wptr(ring); in update_wptr()
66 empty = (get_wptr(ring) == ring->memptrs->rptr); in get_next_ring()
135 a5xx_gpu->preempt[ring->id]->wptr = get_wptr(ring); in a5xx_preempt_trigger()
A Dadreno_gpu.c478 wptr = get_wptr(ring); in adreno_flush()
489 uint32_t wptr = get_wptr(ring); in adreno_idle()
518 state->ring[i].wptr = get_wptr(gpu->rb[i]); in adreno_gpu_state_get()
769 printk("rb wptr: %d\n", get_wptr(ring)); in adreno_dump_info()
A Dadreno_gpu.h386 static inline uint32_t get_wptr(struct msm_ringbuffer *ring) in get_wptr() function

Completed in 80 milliseconds

12