/linux/sound/pci/ice1712/ |
A D | wm8776.c | 139 .mask1 = WM8776_DACVOL_MASK, 149 .mask1 = WM8776_DAC_PL_LL, 157 .mask1 = WM8776_DAC_DZCEN, 165 .mask1 = WM8776_HPVOL_MASK, 175 .mask1 = WM8776_PWR_HPPD, 183 .mask1 = WM8776_VOL_HPZCEN, 191 .mask1 = WM8776_OUTMUX_AUX, 203 .mask1 = WM8776_DAC_IZD, 218 .mask1 = WM8776_DAC2_DEEMPH, 236 .mask1 = WM8776_ADC_MUTEL, [all …]
|
A D | wm8766.c | 36 .mask1 = WM8766_VOL_MASK, 47 .mask1 = WM8766_VOL_MASK, 58 .mask1 = WM8766_VOL_MASK, 67 .mask1 = WM8766_DAC2_MUTE1, 74 .mask1 = WM8766_DAC2_MUTE2, 81 .mask1 = WM8766_DAC2_MUTE3, 106 .mask1 = WM8766_DAC2_DEEMP1, 112 .mask1 = WM8766_DAC2_DEEMP2, 118 .mask1 = WM8766_DAC2_DEEMP3, 124 .mask1 = WM8766_DAC_IZD, [all …]
|
/linux/drivers/gpu/drm/amd/display/dc/ |
A D | dc_helper.c | 128 uint8_t shift1, uint32_t mask1, uint32_t field_value1, in set_reg_field_values() argument 136 field_value1, mask1, shift1); in set_reg_field_values() 245 uint8_t shift1, uint32_t mask1, uint32_t field_value1, in generic_reg_update_ex() argument 273 uint8_t shift1, uint32_t mask1, uint32_t field_value1, in generic_reg_set_ex() argument 309 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get2() argument 319 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get3() argument 331 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get4() argument 345 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get5() argument 361 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get6() argument 379 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, in generic_reg_get7() argument [all …]
|
/linux/drivers/gpu/drm/amd/display/dmub/src/ |
A D | dmub_reg.c | 45 uint32_t mask1, uint32_t field_value1, in set_reg_field_values() argument 52 set_reg_field_value_masks(field_value_mask, field_value1, mask1, in set_reg_field_values() 73 uint32_t mask1, uint32_t field_value1, ...) in dmub_reg_update() argument 80 set_reg_field_values(&field_value_mask, addr, n, shift1, mask1, in dmub_reg_update() 90 uint8_t shift1, uint32_t mask1, uint32_t field_value1, ...) in dmub_reg_set() argument 96 set_reg_field_values(&field_value_mask, addr, n, shift1, mask1, in dmub_reg_set()
|
/linux/fs/orangefs/ |
A D | orangefs-debugfs.c | 63 __u64 mask1; member 474 c_mask.mask1, in orangefs_debug_write() 561 (unsigned long long *)&(cdm_array[i].mask1), in orangefs_prepare_cdm_array() 772 if ((mask->mask1 & cdm_array[index].mask1) || in do_c_string() 816 if ((c_mask->mask1 == cdm_array[client_all_index].mask1) && in check_amalgam_keyword() 823 if ((c_mask->mask1 == cdm_array[client_verbose_index].mask1) && in check_amalgam_keyword() 892 (**sane_mask).mask1 = (**sane_mask).mask1 | cdm_array[i].mask1; in do_c_mask() 917 client_debug_mask.mask1 = mask2_info.mask1_value; in orangefs_debugfs_new_client_mask() 923 (unsigned long long)client_debug_mask.mask1, in orangefs_debugfs_new_client_mask()
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn30/ |
A D | irq_service_dcn30.c | 222 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 225 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 227 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 228 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \ 236 #define IRQ_REG_ENTRY_DMUB(reg1, mask1, reg2, mask2)\ argument 239 reg1 ## __ ## mask1 ## _MASK,\ 241 reg1 ## __ ## mask1 ## _MASK,\ 242 ~reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn302/ |
A D | irq_service_dcn302.c | 195 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 197 .enable_mask = block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 199 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 200 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \ 213 #define IRQ_REG_ENTRY_DMUB(reg1, mask1, reg2, mask2)\ argument 216 reg1 ## __ ## mask1 ## _MASK,\ 218 reg1 ## __ ## mask1 ## _MASK,\ 219 ~reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn31/ |
A D | irq_service_dcn31.c | 209 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 212 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 214 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 215 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \ 223 #define IRQ_REG_ENTRY_DMUB(reg1, mask1, reg2, mask2)\ argument 226 reg1 ## __ ## mask1 ## _MASK,\ 228 reg1 ## __ ## mask1 ## _MASK,\ 229 ~reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn21/ |
A D | irq_service_dcn21.c | 241 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 244 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 246 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 247 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \ 255 #define IRQ_REG_ENTRY_DMUB(reg1, mask1, reg2, mask2)\ argument 258 reg1 ## __ ## mask1 ## _MASK,\ 260 reg1 ## __ ## mask1 ## _MASK,\ 261 ~reg1 ## __ ## mask1 ## _MASK \
|
/linux/arch/alpha/kernel/ |
A D | sys_rawhide.c | 102 unsigned int mask, mask1, hose; in rawhide_mask_and_ack_irq() local 111 mask1 = 1 << irq; in rawhide_mask_and_ack_irq() 112 mask = ~mask1 | hose_irq_masks[hose]; in rawhide_mask_and_ack_irq() 121 *(vuip)MCPCIA_INT_REQ(MCPCIA_HOSE2MID(hose)) = mask1; in rawhide_mask_and_ack_irq()
|
A D | sys_titan.c | 69 unsigned long mask0, mask1, mask2, mask3, dummy; in titan_update_irq_hw() local 74 mask1 = mask & titan_cpu_irq_affinity[1]; in titan_update_irq_hw() 79 else if (bcpu == 1) mask1 |= isa_enable; in titan_update_irq_hw() 93 *dim1 = mask1; in titan_update_irq_hw()
|
/linux/drivers/soc/fsl/qe/ |
A D | gpio.c | 248 u32 mask1 = 1 << (QE_PIO_PINS - (pin + 1)); in qe_pin_set_dedicated() local 267 if (sregs->cpdata & mask1) in qe_pin_set_dedicated() 268 qe_gc->cpdata |= mask1; in qe_pin_set_dedicated() 270 qe_gc->cpdata &= ~mask1; in qe_pin_set_dedicated() 273 qe_clrsetbits_be32(®s->cpodr, mask1, sregs->cpodr & mask1); in qe_pin_set_dedicated()
|
/linux/arch/mips/sgi-ip27/ |
A D | ip27-nmi.c | 134 u64 mask0, mask1, pend0, pend1; in nmi_dump_hub_irq() local 138 mask1 = REMOTE_HUB_L(nasid, PI_INT_MASK1_A); in nmi_dump_hub_irq() 141 mask1 = REMOTE_HUB_L(nasid, PI_INT_MASK1_B); in nmi_dump_hub_irq() 147 pr_emerg("PI_INT_MASK0: %16llx PI_INT_MASK1: %16llx\n", mask0, mask1); in nmi_dump_hub_irq()
|
/linux/drivers/net/hamradio/ |
A D | hdlcdrv.c | 158 unsigned int mask1, mask2, mask3, mask4, mask5, mask6, word; in hdlcdrv_receiver() local 176 for(i = 15, mask1 = 0x1fc00, mask2 = 0x1fe00, mask3 = 0x0fc00, in hdlcdrv_receiver() 179 i--, mask1 <<= 1, mask2 <<= 1, mask3 <<= 1, mask4 <<= 1, in hdlcdrv_receiver() 181 if ((s->hdlcrx.bitstream & mask1) == mask1) in hdlcdrv_receiver() 254 unsigned int mask1, mask2, mask3; in hdlcdrv_transmitter() local 329 mask1 = 0x1f000; in hdlcdrv_transmitter() 333 for(i = 0; i < 8; i++, mask1 <<= 1, mask2 <<= 1, in hdlcdrv_transmitter() 335 if ((s->hdlctx.bitstream & mask1) != mask1) in hdlcdrv_transmitter()
|
/linux/drivers/pcmcia/ |
A D | tcic.c | 241 u_int mask1; in irq_scan() local 252 mask1 = 0; in irq_scan() 256 mask1 |= (1 << i); in irq_scan() 258 if ((mask1 & (1 << i)) && (try_irq(i) != 0)) { in irq_scan() 259 mask1 ^= (1 << i); in irq_scan() 263 if (mask1) { in irq_scan() 270 mask1 |= (1 << i); in irq_scan() 278 if (mask1 & (1<<i)) in irq_scan() 279 printk("%s%d", ((mask1 & ((1<<i)-1)) ? "," : ""), i); in irq_scan() 282 return mask1; in irq_scan()
|
A D | i82365.c | 519 u_int mask1 = 0; in isa_scan() local 533 mask1 |= (1 << i); in isa_scan() 535 if ((mask1 & (1 << i)) && (test_irq(sock, i) != 0)) in isa_scan() 536 mask1 ^= (1 << i); in isa_scan() 540 if (mask1) { in isa_scan() 546 mask1 |= (1 << i); in isa_scan() 554 if (mask1 & (1<<i)) in isa_scan() 555 printk("%s%d", ((mask1 & ((1<<i)-1)) ? "," : ""), i); in isa_scan() 556 if (mask1 == 0) printk("none!"); in isa_scan() 558 return mask1; in isa_scan()
|
/linux/arch/parisc/kernel/ |
A D | sys_parisc32.c | 28 compat_uint_t mask0, compat_uint_t mask1, compat_int_t dfd, in sys32_fanotify_mark() argument 32 ((__u64)mask1 << 32) | mask0, in sys32_fanotify_mark()
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dce120/ |
A D | irq_service_dce120.c | 105 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 108 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 110 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 111 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn303/ |
A D | irq_service_dcn303.c | 110 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 112 .enable_mask = block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 114 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 115 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/media/test-drivers/vidtv/ |
A D | vidtv_pes.c | 88 u64 mask1; in vidtv_pes_write_pts_dts() local 95 mask1 = GENMASK_ULL(32, 30); in vidtv_pes_write_pts_dts() 101 pts_dts.pts1 = (0x3 << 4) | ((args->pts & mask1) >> 29) | 0x1; in vidtv_pes_write_pts_dts() 105 pts_dts.dts1 = (0x1 << 4) | ((args->dts & mask1) >> 29) | 0x1; in vidtv_pes_write_pts_dts() 113 pts.pts1 = (0x1 << 5) | ((args->pts & mask1) >> 29) | 0x1; in vidtv_pes_write_pts_dts()
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn201/ |
A D | irq_service_dcn201.c | 160 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 163 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 165 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 166 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn10/ |
A D | irq_service_dcn10.c | 203 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 206 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 208 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 209 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \
|
/linux/drivers/gpu/drm/amd/display/dc/irq/dcn20/ |
A D | irq_service_dcn20.c | 230 #define IRQ_REG_ENTRY(block, reg_num, reg1, mask1, reg2, mask2)\ argument 233 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 235 block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK,\ 236 ~block ## reg_num ## _ ## reg1 ## __ ## mask1 ## _MASK \
|
/linux/include/linux/ |
A D | cpumask.h | 184 #define for_each_cpu_and(cpu, mask1, mask2) \ argument 185 for ((cpu) = 0; (cpu) < 1; (cpu)++, (void)mask1, (void)mask2) 288 #define for_each_cpu_and(cpu, mask1, mask2) \ argument 290 (cpu) = cpumask_next_and((cpu), (mask1), (mask2)), \ 604 #define cpumask_any_and(mask1, mask2) cpumask_first_and((mask1), (mask2)) argument
|
/linux/drivers/gpu/drm/amd/display/dc/inc/ |
A D | reg_helper.h | 395 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 399 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 404 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 410 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 417 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 425 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 434 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 492 uint8_t shift1, uint32_t mask1, uint32_t *field_value1, 498 uint8_t shift1, uint32_t mask1, uint32_t field_value1,
|