Home
last modified time | relevance | path

Searched refs:mmUVD_MASTINT_EN (Results 1 – 19 of 19) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
A Duvd_4_0_d.h52 #define mmUVD_MASTINT_EN 0x3D40 macro
A Duvd_4_2_d.h47 #define mmUVD_MASTINT_EN 0x3d40 macro
A Duvd_3_1_d.h47 #define mmUVD_MASTINT_EN 0x3d40 macro
A Duvd_5_0_d.h53 #define mmUVD_MASTINT_EN 0x3d40 macro
A Duvd_6_0_d.h69 #define mmUVD_MASTINT_EN 0x3d40 macro
A Duvd_7_0_offset.h152 #define mmUVD_MASTINT_EN macro
/linux/drivers/gpu/drm/amd/amdgpu/
A Duvd_v3_1.c344 WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1)); in uvd_v3_1_start()
409 WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1)); in uvd_v3_1_start()
A Duvd_v4_2.c302 WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1)); in uvd_v4_2_start()
367 WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1)); in uvd_v4_2_start()
A Duvd_v5_0.c333 WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1)); in uvd_v5_0_start()
410 WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1)); in uvd_v5_0_start()
A Duvd_v7_0.c865 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN), in uvd_v7_0_sriov_start()
902 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN), in uvd_v7_0_sriov_start()
978 WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN), 0, in uvd_v7_0_start()
1069 WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN), in uvd_v7_0_start()
A Dvcn_v1_0.c797 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0, in vcn_v1_0_start_spg_mode()
887 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), in vcn_v1_0_start_spg_mode()
979 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_MASTINT_EN, in vcn_v1_0_start_dpg_mode()
1033 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_MASTINT_EN, in vcn_v1_0_start_dpg_mode()
A Dvcn_v2_5.c788 VCN, 0, mmUVD_MASTINT_EN), 0, 0, indirect); in vcn_v2_5_start_dpg_mode()
848 VCN, 0, mmUVD_MASTINT_EN), in vcn_v2_5_start_dpg_mode()
942 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_MASTINT_EN), 0, in vcn_v2_5_start()
1038 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_MASTINT_EN), in vcn_v2_5_start()
A Dvcn_v2_0.c814 UVD, 0, mmUVD_MASTINT_EN), 0, 0, indirect); in vcn_v2_0_start_dpg_mode()
870 UVD, 0, mmUVD_MASTINT_EN), in vcn_v2_0_start_dpg_mode()
950 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0, in vcn_v2_0_start()
1040 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), in vcn_v2_0_start()
A Dvcn_v3_0.c954 VCN, inst_idx, mmUVD_MASTINT_EN), 0, 0, indirect); in vcn_v3_0_start_dpg_mode()
1014 VCN, inst_idx, mmUVD_MASTINT_EN), in vcn_v3_0_start_dpg_mode()
1112 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_MASTINT_EN), 0, in vcn_v3_0_start()
1203 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_MASTINT_EN), in vcn_v3_0_start()
A Duvd_v6_0.c824 WREG32_P(mmUVD_MASTINT_EN, in uvd_v6_0_start()
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
A Dvcn_1_0_offset.h330 #define mmUVD_MASTINT_EN macro
A Dvcn_2_5_offset.h533 #define mmUVD_MASTINT_EN macro
A Dvcn_2_0_0_offset.h538 #define mmUVD_MASTINT_EN macro
A Dvcn_3_0_0_offset.h863 #define mmUVD_MASTINT_EN macro

Completed in 57 milliseconds