Home
last modified time | relevance | path

Searched refs:mmUVD_RB_BASE_HI2 (Results 1 – 12 of 12) sorted by relevance

/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
A Duvd_6_0_d.h40 #define mmUVD_RB_BASE_HI2 0x3c22 macro
A Duvd_7_0_offset.h86 #define mmUVD_RB_BASE_HI2 macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
A Dvcn_1_0_offset.h208 #define mmUVD_RB_BASE_HI2 macro
A Dvcn_2_5_offset.h563 #define mmUVD_RB_BASE_HI2 macro
A Dvcn_2_0_0_offset.h920 #define mmUVD_RB_BASE_HI2 macro
A Dvcn_3_0_0_offset.h893 #define mmUVD_RB_BASE_HI2 macro
/linux/drivers/gpu/drm/amd/amdgpu/
A Dvcn_v1_0.c944 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v1_0_start_spg_mode()
1249 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v1_0_pause_dpg_mode()
A Dvcn_v2_5.c1087 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v2_5_start()
1437 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v2_5_pause_dpg_mode()
A Dvcn_v2_0.c1088 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v2_0_start()
1239 WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v2_0_pause_dpg_mode()
A Dvcn_v3_0.c1257 WREG32_SOC15(VCN, i, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v3_0_start()
1629 WREG32_SOC15(VCN, inst_idx, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in vcn_v3_0_pause_dpg_mode()
A Duvd_v6_0.c873 WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in uvd_v6_0_start()
A Duvd_v7_0.c1121 WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr)); in uvd_v7_0_start()

Completed in 51 milliseconds