Home
last modified time | relevance | path

Searched refs:mmUVD_SUVD_CGC_GATE (Results 1 – 14 of 14) sorted by relevance

/linux/drivers/gpu/drm/amd/amdgpu/
A Duvd_v5_0.c633 data1 = RREG32(mmUVD_SUVD_CGC_GATE); in uvd_v5_0_enable_clock_gating()
671 WREG32(mmUVD_SUVD_CGC_GATE, data1); in uvd_v5_0_enable_clock_gating()
728 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
759 WREG32(mmUVD_SUVD_CGC_GATE, data1);
A Duvd_v6_0.c641 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
709 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1281 data1 = RREG32(mmUVD_SUVD_CGC_GATE); in uvd_v6_0_enable_clock_gating()
1328 WREG32(mmUVD_SUVD_CGC_GATE, data1); in uvd_v6_0_enable_clock_gating()
1386 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1419 WREG32(mmUVD_SUVD_CGC_GATE, data1);
A Duvd_v7_0.c1612 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1659 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
1668 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1701 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
A Dvcn_v1_0.c518 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE); in vcn_v1_0_disable_clock_gating()
543 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data); in vcn_v1_0_disable_clock_gating()
679 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_SUVD_CGC_GATE, 1, 0xFFFFFFFF, sram_sel); in vcn_v1_0_clock_gating_dpg_mode()
A Dvcn_v2_5.c606 data = RREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE); in vcn_v2_5_disable_clock_gating()
631 WREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE, data); in vcn_v2_5_disable_clock_gating()
689 VCN, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v2_5_clock_gating_dpg_mode()
A Dvcn_v2_0.c544 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE); in vcn_v2_0_disable_clock_gating()
569 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data); in vcn_v2_0_disable_clock_gating()
626 UVD, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v2_0_clock_gating_dpg_mode()
A Dvcn_v3_0.c743 data = RREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_GATE); in vcn_v3_0_disable_clock_gating()
775 WREG32_SOC15(VCN, inst, mmUVD_SUVD_CGC_GATE, data); in vcn_v3_0_disable_clock_gating()
849 VCN, inst_idx, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect); in vcn_v3_0_clock_gating_dpg_mode()
/linux/drivers/gpu/drm/amd/include/asic_reg/uvd/
A Duvd_5_0_d.h89 #define mmUVD_SUVD_CGC_GATE 0x3be4 macro
A Duvd_6_0_d.h105 #define mmUVD_SUVD_CGC_GATE 0x3be4 macro
A Duvd_7_0_offset.h66 #define mmUVD_SUVD_CGC_GATE macro
/linux/drivers/gpu/drm/amd/include/asic_reg/vcn/
A Dvcn_1_0_offset.h154 #define mmUVD_SUVD_CGC_GATE macro
A Dvcn_2_5_offset.h505 #define mmUVD_SUVD_CGC_GATE macro
A Dvcn_2_0_0_offset.h818 #define mmUVD_SUVD_CGC_GATE macro
A Dvcn_3_0_0_offset.h821 #define mmUVD_SUVD_CGC_GATE macro

Completed in 51 milliseconds