Home
last modified time | relevance | path

Searched refs:or_mask (Results 1 – 18 of 18) sorted by relevance

/linux/drivers/virt/vboxguest/
A Dvboxguest_core.c549 req->or_mask = fixed_events; in vbg_reset_host_event_filter()
576 u32 or_mask, u32 not_mask, in vbg_set_session_event_filter() argument
616 req->or_mask = or_mask; in vbg_set_session_event_filter()
617 req->not_mask = ~or_mask; in vbg_set_session_event_filter()
655 req->or_mask = 0; in vbg_reset_host_capabilities()
696 req->or_mask = caps; in vbg_set_host_capabilities()
1571 u32 or_mask, not_mask; in vbg_ioctl_change_filter_mask() local
1576 or_mask = filter->u.in.or_mask; in vbg_ioctl_change_filter_mask()
1596 or_mask = caps->u.in.or_mask; in vbg_ioctl_acquire_guest_capabilities()
1612 u32 or_mask, not_mask; in vbg_ioctl_change_guest_capabilities() local
[all …]
A Dvmmdev.h191 u32 or_mask; member
/linux/drivers/gpu/drm/amd/amdgpu/
A Dsoc15.h42 u32 or_mask; member
93 #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \ argument
94 { ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
A Dsoc15.c513 tmp = entry->or_mask; in soc15_program_register_sequence()
519 tmp |= (entry->or_mask & entry->and_mask); in soc15_program_register_sequence()
A Damdgpu_device.c958 u32 tmp, reg, and_mask, or_mask; in amdgpu_device_program_register_sequence() local
967 or_mask = registers[i + 2]; in amdgpu_device_program_register_sequence()
970 tmp = or_mask; in amdgpu_device_program_register_sequence()
975 tmp |= (or_mask & and_mask); in amdgpu_device_program_register_sequence()
977 tmp |= or_mask; in amdgpu_device_program_register_sequence()
/linux/include/uapi/linux/
A Dvboxguest.h247 __u32 or_mask; member
269 __u32 or_mask; member
291 __u32 or_mask; member
/linux/mm/
A Dmm_init.c64 unsigned long or_mask, add_mask; in mminit_verify_pageflags_layout() local
121 or_mask = (ZONES_MASK << ZONES_PGSHIFT) | in mminit_verify_pageflags_layout()
127 BUG_ON(or_mask != add_mask); in mminit_verify_pageflags_layout()
/linux/drivers/staging/media/atomisp/pci/
A Dia_css_pipe_public.h366 unsigned int or_mask,
387 unsigned int *or_mask,
A Dsh_css_sp.c1557 event_irq_mask_init.or_mask = IA_CSS_EVENT_TYPE_ALL; in sh_css_event_init_irq_mask()
1574 unsigned int or_mask, in ia_css_pipe_set_irq_mask() argument
1595 IA_CSS_LOG("or_mask=%x, and_mask=%x", or_mask, and_mask); in ia_css_pipe_set_irq_mask()
1596 event_irq_mask.or_mask = (uint16_t)or_mask; in ia_css_pipe_set_irq_mask()
1614 unsigned int *or_mask, in ia_css_event_get_irq_mask() argument
1639 if (or_mask) in ia_css_event_get_irq_mask()
1640 *or_mask = event_irq_mask.or_mask; in ia_css_event_get_irq_mask()
A Dsh_css_internal.h796 u16 or_mask; member
/linux/drivers/gpu/drm/radeon/
A Dradeon_combios.c2973 or_mask = RBIOS32(index); in radeon_combios_external_tmds_setup()
2988 or_mask = RBIOS32(index); in radeon_combios_external_tmds_setup()
3040 or_mask = RBIOS32(offset); in combios_parse_mmio_table()
3044 tmp |= or_mask; in combios_parse_mmio_table()
3050 or_mask = RBIOS32(offset); in combios_parse_mmio_table()
3054 tmp |= or_mask; in combios_parse_mmio_table()
3102 uint32_t and_mask, or_mask; in combios_parse_pll_table() local
3121 tmp |= or_mask; in combios_parse_pll_table()
3216 tmp |= or_mask; in combios_parse_ram_reset_table()
3219 or_mask = val << 24; in combios_parse_ram_reset_table()
[all …]
A Dradeon_device.c205 u32 tmp, reg, and_mask, or_mask; in radeon_program_register_sequence() local
214 or_mask = registers[i + 2]; in radeon_program_register_sequence()
217 tmp = or_mask; in radeon_program_register_sequence()
221 tmp |= or_mask; in radeon_program_register_sequence()
/linux/arch/mips/rb532/
A Ddevices.c40 void set_latch_u5(unsigned char or_mask, unsigned char nand_mask) in set_latch_u5() argument
46 dev3.state = (dev3.state | or_mask) & ~nand_mask; in set_latch_u5()
/linux/arch/mips/include/asm/mach-rc32434/
A Drb.h70 extern void set_latch_u5(unsigned char or_mask, unsigned char nand_mask);
/linux/drivers/iio/adc/
A Dmt6577_auxadc.c95 u32 or_mask, u32 and_mask) in mt6577_auxadc_mod_reg() argument
100 val |= or_mask; in mt6577_auxadc_mod_reg()
/linux/drivers/media/usb/cpia2/
A Dcpia2.h229 u8 or_mask; member
/linux/drivers/net/ethernet/natsemi/
A Dns83820.c1677 u32 or_mask = 0; local
1681 or_mask |= RFCR_AAU | RFCR_AAM;
1686 or_mask |= RFCR_AAM;
1691 val = (readl(rfcr) & and_mask) | or_mask;
/linux/drivers/gpu/drm/bridge/analogix/
A Danx7625.c157 u8 offset, u8 and_mask, u8 or_mask) in anx7625_write_and_or() argument
166 offset, (val & and_mask) | (or_mask)); in anx7625_write_and_or()

Completed in 57 milliseconds