Home
last modified time | relevance | path

Searched refs:pll2 (Results 1 – 25 of 27) sorted by relevance

12

/linux/Documentation/devicetree/bindings/clock/
A Dallwinner,sun4i-a10-mod1-clk.yaml44 #include <dt-bindings/clock/sun4i-a10-pll2.h>
50 clocks = <&pll2 SUN4I_A10_PLL2_8X>,
51 <&pll2 SUN4I_A10_PLL2_4X>,
52 <&pll2 SUN4I_A10_PLL2_2X>,
53 <&pll2 SUN4I_A10_PLL2_1X>;
A Drenesas,cpg-clocks.yaml76 - const: pll2
202 - const: pll2
A Dimx28-clock.yaml22 pll2 3
/linux/drivers/mfd/
A Dsm501.c121 pll2 = 288 * MHZ; in decode_div()
123 return pll2 / div_tab[(val >> lshft) & mask]; in decode_div()
140 unsigned long pll2 = 0; in sm501_dump_clk() local
144 pll2 = 336 * MHZ; in sm501_dump_clk()
147 pll2 = 288 * MHZ; in sm501_dump_clk()
150 pll2 = 240 * MHZ; in sm501_dump_clk()
153 pll2 = 192 * MHZ; in sm501_dump_clk()
157 sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ; in sm501_dump_clk()
160 sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ; in sm501_dump_clk()
167 fmt_freq(pll2), sdclk0, sdclk1); in sm501_dump_clk()
[all …]
/linux/drivers/gpu/drm/hisilicon/hibmc/
A Dhibmc_drm_de.c284 static void get_pll_config(u64 x, u64 y, u32 *pll1, u32 *pll2) in get_pll_config() argument
293 *pll2 = hibmc_pll_table[i].pll2_config_value; in get_pll_config()
300 *pll2 = CRT_PLL2_HS_25MHZ; in get_pll_config()
316 u32 pll2; /* bit[63:32] of PLL */ in display_ctrl_adjust() local
322 get_pll_config(x, y, &pll1, &pll2); in display_ctrl_adjust()
323 writel(pll2, priv->mmio + CRT_PLL2_HS); in display_ctrl_adjust()
/linux/drivers/gpu/drm/nouveau/dispnv04/
A Dhw.c133 uint32_t pll2, struct nvkm_pll_vals *pllvals) in nouveau_hw_decode_pll() argument
144 pllvals->NM1 = pll2 & 0xffff; in nouveau_hw_decode_pll()
147 pllvals->NM2 = pll2 >> 16; in nouveau_hw_decode_pll()
150 if (nv_two_reg_pll(dev) && pll2 & NV31_RAMDAC_ENABLE_VCO2) in nouveau_hw_decode_pll()
151 pllvals->NM2 = pll2 & 0xffff; in nouveau_hw_decode_pll()
170 uint32_t reg1, pll1, pll2 = 0; in nouveau_hw_get_pllvals() local
180 pll2 = nvif_rd32(device, reg1 + 4); in nouveau_hw_get_pllvals()
184 pll2 = nvif_rd32(device, reg2); in nouveau_hw_get_pllvals()
193 pll2 = 0; in nouveau_hw_get_pllvals()
196 pll2 = 0; in nouveau_hw_get_pllvals()
[all …]
/linux/drivers/gpu/drm/nouveau/nvkm/subdev/devinit/
A Dnv04.c208 uint32_t pll2 = (oldpll2 & 0x7fff0000) | 1 << 31 | pv->NM2; in setPLL_double_highregs() local
218 pll2 = 0; in setPLL_double_highregs()
227 pll2 |= 0x011f; in setPLL_double_highregs()
233 if (oldpll1 == pll1 && oldpll2 == pll2) in setPLL_double_highregs()
266 nvkm_wr32(device, reg2, pll2); in setPLL_double_highregs()
/linux/drivers/gpu/drm/tegra/
A Dsor.c367 unsigned int pll2; member
1450 value = tegra_sor_readl(sor, sor->soc->regs->pll2); in tegra_sor_power_down()
1452 tegra_sor_writel(sor, value, sor->soc->regs->pll2); in tegra_sor_power_down()
1460 value = tegra_sor_readl(sor, sor->soc->regs->pll2); in tegra_sor_power_down()
1463 tegra_sor_writel(sor, value, sor->soc->regs->pll2); in tegra_sor_power_down()
2286 value = tegra_sor_readl(sor, sor->soc->regs->pll2); in tegra_sor_hdmi_enable()
2288 tegra_sor_writel(sor, value, sor->soc->regs->pll2); in tegra_sor_hdmi_enable()
3293 .pll2 = 0x19,
3465 .pll2 = 0x19,
3526 .pll2 = 0x165,
[all …]
/linux/drivers/clk/sunxi/
A D.clk-a10-pll2.o.cmd1pll2.o := /usr/bin/ccache /home/test/workspace/code/optee_3.16/build/../toolchains/aarch64/bin/aar…
3 source_drivers/clk/sunxi/clk-a10-pll2.o := drivers/clk/sunxi/clk-a10-pll2.c
5 deps_drivers/clk/sunxi/clk-a10-pll2.o := \
810 include/dt-bindings/clock/sun4i-a10-pll2.h \
812 drivers/clk/sunxi/clk-a10-pll2.o: $(deps_drivers/clk/sunxi/clk-a10-pll2.o)
814 $(deps_drivers/clk/sunxi/clk-a10-pll2.o):
A Dbuilt-in.a8 clk-a10-pll2.o/
A DMakefile12 obj-$(CONFIG_CLK_SUNXI_CLOCKS) += clk-a10-pll2.o
A D.built-in.a.cmd1 …clk-a10-hosc.o drivers/clk/sunxi/clk-a10-mod1.o drivers/clk/sunxi/clk-a10-pll2.o drivers/clk/sunxi…
/linux/drivers/clk/mxs/
A Dclk-imx28.c133 ref_xtal, pll0, pll1, pll2, ref_cpu, ref_emi, ref_io0, ref_io1, enumerator
170 clks[pll2] = mxs_clk_pll("pll2", "ref_xtal", PLL2CTRL0, 23, 50000000); in mx28_clocks_init()
/linux/arch/arm/boot/dts/
A Dste-nomadik-stn8815.dtsi242 pll2: pll2@0 { label
253 clocks = <&pll2>;
268 clocks = <&pll2>;
276 clocks = <&pll2>;
A Ddra74x.dtsi139 "pll2_clkctrl", "pll2";
A Dr8a73a4.dtsi484 clock-output-names = "main", "pll0", "pll1", "pll2",
A Dsh73a0.dtsi651 clock-output-names = "main", "pll0", "pll1", "pll2",
/linux/sound/soc/codecs/
A Dtscs454.c132 struct pll pll2; member
293 pll_init(&tscs454->pll2, 2); in tscs454_data_init()
440 mutex_lock(&tscs454->pll2.lock); in coeff_ram_put()
457 mutex_unlock(&tscs454->pll2.lock); in coeff_ram_put()
689 mutex_lock(&tscs454->pll2.lock); in pll_connected()
690 users = tscs454->pll2.users; in pll_connected()
691 mutex_unlock(&tscs454->pll2.lock); in pll_connected()
3190 aif->pll = &tscs454->pll2; in tscs454_hw_params()
3203 tscs454->internal_rate.pll = &tscs454->pll2; in tscs454_hw_params()
/linux/Documentation/devicetree/bindings/display/ti/
A Dti,dra7-dss.txt24 'pll1', 'pll2_clkctrl', 'pll2'
/linux/drivers/gpu/drm/i915/display/
A Dintel_dpll_mgr.h211 u32 ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10, pcsdw12; member
A Dintel_dpll_mgr.c1881 temp |= pll->state.hw_state.pll2; in bxt_ddi_pll_enable()
2009 hw_state->pll2 = intel_de_read(dev_priv, BXT_PORT_PLL(phy, ch, 2)); in bxt_ddi_pll_get_hw_state()
2010 hw_state->pll2 &= PORT_PLL_M2_FRAC_MASK; in bxt_ddi_pll_get_hw_state()
2174 dpll_hw_state->pll2 = clk_div->m2_frac; in bxt_ddi_set_dpll_hw_state()
2226 clock.m2 |= pll_state->pll2 & PORT_PLL_M2_FRAC_MASK; in bxt_ddi_pll_get_freq()
2284 hw_state->pll2, in bxt_dump_hw_state()
/linux/arch/arm/mach-davinci/
A Ddm365.c778 void __iomem *pll1, *pll2, *psc; in dm365_init_time() local
787 pll2 = ioremap(DAVINCI_PLL2_BASE, SZ_1K); in dm365_init_time()
788 dm365_pll2_init(NULL, pll2, NULL); in dm365_init_time()
/linux/Documentation/devicetree/bindings/sound/
A Dmt8195-afe-pcm.yaml33 - description: audio pll2 clock
/linux/drivers/clk/qcom/
A Dmmcc-msm8960.c108 static struct clk_pll pll2 = { variable
2717 [PLL2] = &pll2.clkr,
2893 [PLL2] = &pll2.clkr,
/linux/drivers/clk/
A Dbuilt-in.a269 sunxi/clk-a10-pll2.o/

Completed in 67 milliseconds

12