Home
last modified time | relevance | path

Searched refs:pll3 (Results 1 – 19 of 19) sorted by relevance

/linux/Documentation/devicetree/bindings/clock/
A Dallwinner,sun4i-a10-pll3-clk.yaml4 $id: http://devicetree.org/schemas/clock/allwinner,sun4i-a10-pll3-clk.yaml#
20 const: allwinner,sun4i-a10-pll3-clk
44 compatible = "allwinner,sun4i-a10-pll3-clk";
47 clock-output-names = "pll3";
A Dallwinner,sun4i-a10-tcon-ch0-clk.yaml64 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
73 clocks = <&pll3>, <&pll7>, <&pll3x2>, <&pll7x2>;
A Dallwinner,sun9i-a80-cpus-clk.yaml48 clocks = <&osc32k>, <&osc24M>, <&pll4>, <&pll3>;
A Dallwinner,sun4i-a10-display-clk.yaml53 clocks = <&pll3>, <&pll7>, <&pll5 1>;
A Dfixed-factor-clock.yaml16 - allwinner,sun4i-a10-pll3-2x-clk
A Drenesas,cpg-clocks.yaml203 - const: pll3
/linux/drivers/clk/sunxi/
A D.clk-sun4i-pll3.o.cmd1pll3.o := /usr/bin/ccache /home/test/workspace/code/optee_3.16/build/../toolchains/aarch64/bin/aar…
3 source_drivers/clk/sunxi/clk-sun4i-pll3.o := drivers/clk/sunxi/clk-sun4i-pll3.c
5 deps_drivers/clk/sunxi/clk-sun4i-pll3.o := \
811 drivers/clk/sunxi/clk-sun4i-pll3.o: $(deps_drivers/clk/sunxi/clk-sun4i-pll3.o)
813 $(deps_drivers/clk/sunxi/clk-sun4i-pll3.o):
A Dbuilt-in.a14 clk-sun4i-pll3.o/
A DMakefile18 obj-$(CONFIG_CLK_SUNXI_CLOCKS) += clk-sun4i-pll3.o
A D.built-in.a.cmd1 …gates.o drivers/clk/sunxi/clk-sun4i-display.o drivers/clk/sunxi/clk-sun4i-pll3.o drivers/clk/sunxi…
/linux/drivers/gpu/drm/i915/display/
A Dintel_dpll_mgr.h211 u32 ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10, pcsdw12; member
A Dintel_dpll_mgr.c1887 temp |= pll->state.hw_state.pll3; in bxt_ddi_pll_enable()
2012 hw_state->pll3 = intel_de_read(dev_priv, BXT_PORT_PLL(phy, ch, 3)); in bxt_ddi_pll_get_hw_state()
2013 hw_state->pll3 &= PORT_PLL_M2_FRAC_ENABLE; in bxt_ddi_pll_get_hw_state()
2177 dpll_hw_state->pll3 = PORT_PLL_M2_FRAC_ENABLE; in bxt_ddi_set_dpll_hw_state()
2225 if (pll_state->pll3 & PORT_PLL_M2_FRAC_ENABLE) in bxt_ddi_pll_get_freq()
2285 hw_state->pll3, in bxt_dump_hw_state()
A Dintel_display.c7748 PIPE_CONF_CHECK_X(dpll_hw_state.pll3); in intel_pipe_config_compare()
/linux/drivers/gpu/drm/tegra/
A Dsor.c368 unsigned int pll3; member
2292 value = tegra_sor_readl(sor, sor->soc->regs->pll3); in tegra_sor_hdmi_enable()
2294 tegra_sor_writel(sor, value, sor->soc->regs->pll3); in tegra_sor_hdmi_enable()
2512 value = tegra_sor_readl(sor, sor->soc->regs->pll3); in tegra_sor_hdmi_enable()
2521 tegra_sor_writel(sor, value, sor->soc->regs->pll3); in tegra_sor_hdmi_enable()
2775 value = tegra_sor_readl(sor, sor->soc->regs->pll3); in tegra_sor_dp_enable()
2777 tegra_sor_writel(sor, value, sor->soc->regs->pll3); in tegra_sor_dp_enable()
3294 .pll3 = 0x1a,
3466 .pll3 = 0x1a,
3527 .pll3 = 0x166,
[all …]
/linux/drivers/clk/qcom/
A Dgcc-msm8960.c28 static struct clk_pll pll3 = { variable
3142 [PLL3] = &pll3.clkr,
3370 [PLL3] = &pll3.clkr,
A Dgcc-ipq806x.c55 static struct clk_pll pll3 = { variable
2758 [PLL3] = &pll3.clkr,
/linux/drivers/clk/
A Dbuilt-in.a275 sunxi/clk-sun4i-pll3.o/
/linux/arch/arm/boot/dts/
A Dsh73a0.dtsi652 "pll3", "dsi0phy", "dsi1phy",
/linux/drivers/
A Dbuilt-in.a870 clk/sunxi/clk-sun4i-pll3.o/

Completed in 81 milliseconds