/linux/arch/mips/ath79/ |
A D | clock.c | 621 void __iomem *pll_base; in ath79_clocks_init_dt() local 627 pll_base = of_iomap(np, 0); in ath79_clocks_init_dt() 628 if (!pll_base) { in ath79_clocks_init_dt() 634 ar71xx_clocks_init(pll_base); in ath79_clocks_init_dt() 637 ar724x_clocks_init(pll_base); in ath79_clocks_init_dt() 639 ar933x_clocks_init(pll_base); in ath79_clocks_init_dt() 641 ar934x_clocks_init(pll_base); in ath79_clocks_init_dt() 643 qca953x_clocks_init(pll_base); in ath79_clocks_init_dt() 645 qca955x_clocks_init(pll_base); in ath79_clocks_init_dt() 647 qca956x_clocks_init(pll_base); in ath79_clocks_init_dt() [all …]
|
/linux/drivers/clk/imx/ |
A D | clk-imx5.c | 283 void __iomem *pll_base; in mx50_clocks_init() local 287 WARN_ON(!pll_base); in mx50_clocks_init() 291 WARN_ON(!pll_base); in mx50_clocks_init() 295 WARN_ON(!pll_base); in mx50_clocks_init() 372 WARN_ON(!pll_base); in mx51_clocks_init() 376 WARN_ON(!pll_base); in mx51_clocks_init() 380 WARN_ON(!pll_base); in mx51_clocks_init() 478 WARN_ON(!pll_base); in mx53_clocks_init() 482 WARN_ON(!pll_base); in mx53_clocks_init() 486 WARN_ON(!pll_base); in mx53_clocks_init() [all …]
|
/linux/drivers/video/fbdev/omap2/omapfb/dss/ |
A D | video-pll.c | 133 void __iomem *pll_base, *clkctrl_base; in dss_video_pll_init() local 140 pll_base = devm_platform_ioremap_resource_byname(pdev, reg_name[id]); in dss_video_pll_init() 141 if (IS_ERR(pll_base)) { in dss_video_pll_init() 143 return ERR_CAST(pll_base); in dss_video_pll_init() 175 pll->base = pll_base; in dss_video_pll_init()
|
A D | dsi.c | 294 void __iomem *pll_base; member 440 case DSI_PLL: base = dsi->pll_base; break; in dsi_write_reg() 456 case DSI_PLL: base = dsi->pll_base; break; in dsi_read_reg() 5218 pll->base = dsi->pll_base; in dsi_init_pll_data() 5343 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start, in dsi_bind() 5345 if (!dsi->pll_base) { in dsi_bind()
|
/linux/drivers/gpu/drm/omapdrm/dss/ |
A D | video-pll.c | 142 void __iomem *pll_base, *clkctrl_base; in dss_video_pll_init() local 150 pll_base = devm_ioremap_resource(&pdev->dev, res); in dss_video_pll_init() 151 if (IS_ERR(pll_base)) in dss_video_pll_init() 152 return ERR_CAST(pll_base); in dss_video_pll_init() 183 pll->base = pll_base; in dss_video_pll_init()
|
A D | dsi.h | 343 void __iomem *pll_base; member
|
A D | dsi.c | 94 case DSI_PLL: base = dsi->pll_base; break; in dsi_write_reg() 108 case DSI_PLL: base = dsi->pll_base; break; in dsi_read_reg() 4537 pll->base = dsi->pll_base; in dsi_init_pll_data() 4930 dsi->pll_base = devm_ioremap_resource(dev, res); in dsi_probe() 4931 if (IS_ERR(dsi->pll_base)) in dsi_probe() 4932 return PTR_ERR(dsi->pll_base); in dsi_probe()
|
/linux/drivers/gpu/drm/msm/dsi/phy/ |
A D | dsi_phy_28nm.c | 85 val = dsi_phy_read(pll_28nm->phy->pll_base + REG_DSI_28nm_PHY_PLL_STATUS); in pll_28nm_poll_for_ready() 100 void __iomem *base = pll_28nm->phy->pll_base; in pll_28nm_software_reset() 119 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_clk_set_rate() 243 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_clk_recalc_rate() 290 void __iomem *base = pll_28nm->phy->pll_base; in _dsi_pll_28nm_vco_prepare_hpm() 384 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_vco_prepare_lp() 482 void __iomem *base = pll_28nm->phy->pll_base; in dsi_28nm_pll_save_state() 499 void __iomem *base = pll_28nm->phy->pll_base; in dsi_28nm_pll_restore_state() 550 pll_28nm->phy->pll_base + in pll_28nm_register() 567 parent1, 0, pll_28nm->phy->pll_base + in pll_28nm_register() [all …]
|
A D | dsi_phy_28nm_8960.c | 77 val = dsi_phy_read(pll_28nm->phy->pll_base + REG_DSI_28nm_8960_PHY_PLL_RDY); in pll_28nm_poll_for_ready() 97 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_clk_set_rate() 146 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_clk_recalc_rate() 180 void __iomem *base = pll_28nm->phy->pll_base; in dsi_pll_28nm_vco_prepare() 233 dsi_phy_write(pll_28nm->phy->pll_base + REG_DSI_28nm_8960_PHY_PLL_CTRL_0, 0x00); in dsi_pll_28nm_vco_unprepare() 347 void __iomem *base = pll_28nm->phy->pll_base; in dsi_28nm_pll_save_state() 363 void __iomem *base = pll_28nm->phy->pll_base; in dsi_28nm_pll_restore_state() 428 bytediv->reg = pll_28nm->phy->pll_base + REG_DSI_28nm_8960_PHY_PLL_CTRL_9; in pll_28nm_register() 448 parent_name, 0, pll_28nm->phy->pll_base + in pll_28nm_register()
|
A D | dsi_phy_10nm.c | 173 void __iomem *base = pll->phy->pll_base; in dsi_pll_ssc_commit() 197 void __iomem *base = pll->phy->pll_base; in dsi_pll_config_hzindep_reg() 223 void __iomem *base = pll->phy->pll_base; in dsi_pll_commit() 278 rc = readl_poll_timeout_atomic(pll->phy->pll_base + in dsi_pll_10nm_lock_status() 295 dsi_phy_write(pll->phy->pll_base + REG_DSI_10nm_PHY_PLL_SYSTEM_MUXES, 0); in dsi_pll_disable_pll_bias() 307 dsi_phy_write(pll->phy->pll_base + REG_DSI_10nm_PHY_PLL_SYSTEM_MUXES, 0xc0); in dsi_pll_enable_pll_bias() 409 void __iomem *base = pll_10nm->phy->pll_base; in dsi_pll_10nm_vco_recalc_rate() 476 cached->pll_out_div = dsi_phy_read(pll_10nm->phy->pll_base + in dsi_10nm_pll_save_state() 500 val = dsi_phy_read(pll_10nm->phy->pll_base + REG_DSI_10nm_PHY_PLL_PLL_OUTDIV_RATE); in dsi_10nm_pll_restore_state() 503 dsi_phy_write(pll_10nm->phy->pll_base + REG_DSI_10nm_PHY_PLL_PLL_OUTDIV_RATE, val); in dsi_10nm_pll_restore_state() [all …]
|
A D | dsi_phy_7nm.c | 173 void __iomem *base = pll->phy->pll_base; in dsi_pll_ssc_commit() 197 void __iomem *base = pll->phy->pll_base; in dsi_pll_config_hzindep_reg() 245 void __iomem *base = pll->phy->pll_base; in dsi_pll_commit() 297 rc = readl_poll_timeout_atomic(pll->phy->pll_base + in dsi_pll_7nm_lock_status() 314 dsi_phy_write(pll->phy->pll_base + REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES, 0); in dsi_pll_disable_pll_bias() 324 dsi_phy_write(pll->phy->pll_base + REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES, 0xc0); in dsi_pll_enable_pll_bias() 435 void __iomem *base = pll_7nm->phy->pll_base; in dsi_pll_7nm_vco_recalc_rate() 502 cached->pll_out_div = dsi_phy_read(pll_7nm->phy->pll_base + in dsi_7nm_pll_save_state() 526 val = dsi_phy_read(pll_7nm->phy->pll_base + REG_DSI_7nm_PHY_PLL_PLL_OUTDIV_RATE); in dsi_7nm_pll_restore_state() 529 dsi_phy_write(pll_7nm->phy->pll_base + REG_DSI_7nm_PHY_PLL_PLL_OUTDIV_RATE, val); in dsi_7nm_pll_restore_state() [all …]
|
A D | dsi_phy_14nm.c | 114 void __iomem *base = pll_14nm->phy->pll_base; in pll_14nm_poll_for_ready() 286 void __iomem *base = pll->phy->pll_base; in pll_db_commit_ssc() 321 void __iomem *base = pll->phy->pll_base; in pll_db_commit_common() 385 void __iomem *base = pll->phy->pll_base; in pll_db_commit_14nm() 494 void __iomem *base = pll_14nm->phy->pll_base; in dsi_pll_14nm_vco_recalc_rate() 533 void __iomem *base = pll_14nm->phy->pll_base; in dsi_pll_14nm_vco_prepare() 739 void __iomem *base = phy->pll_base; in dsi_14nm_set_usecase()
|
A D | dsi_phy.h | 88 void __iomem *pll_base; member
|
A D | dsi_phy.c | 719 phy->pll_base = msm_ioremap_size(pdev, "dsi_pll", "DSI_PLL", &phy->pll_size); in dsi_phy_driver_probe() 720 if (IS_ERR(phy->pll_base)) { in dsi_phy_driver_probe() 938 phy->pll_size, phy->pll_base, in msm_dsi_phy_snapshot()
|
/linux/drivers/clk/ |
A D | clk-bm1880.c | 63 void __iomem *pll_base; member 538 void __iomem *pll_base = data->pll_base; in bm1880_clk_register_plls() local 544 hw = bm1880_clk_register_pll(bm1880_clk, pll_base); in bm1880_clk_register_plls() 893 void __iomem *pll_base, *sys_base; in bm1880_clk_probe() local 899 pll_base = devm_ioremap_resource(&pdev->dev, res); in bm1880_clk_probe() 900 if (IS_ERR(pll_base)) in bm1880_clk_probe() 901 return PTR_ERR(pll_base); in bm1880_clk_probe() 919 clk_data->pll_base = pll_base; in bm1880_clk_probe()
|
/linux/arch/arm/mach-tegra/ |
A D | sleep-tegra20.S | 55 .macro store_pll_state, rd, tmp, r_car_base, pll_base, pll_mask 56 ldr \rd, [\r_car_base, #\pll_base] 65 .macro pll_enable, rd, r_car_base, pll_base, test_mask 69 ldr \rd, [\r_car_base, #\pll_base] 72 streq \rd, [\r_car_base, #\pll_base]
|
A D | sleep-tegra30.S | 102 .macro store_pll_state, rd, tmp, r_car_base, pll_base, pll_mask 103 ldr \rd, [\r_car_base, #\pll_base] 130 .macro pll_enable, rd, r_car_base, pll_base, pll_misc, test_mask 134 ldr \rd, [\r_car_base, #\pll_base] 137 streq \rd, [\r_car_base, #\pll_base] 151 .macro pll_locked, rd, r_car_base, pll_base, test_mask 155 ldr \rd, [\r_car_base, #\pll_base]
|
/linux/Documentation/devicetree/bindings/display/msm/ |
A D | edp.txt | 9 * "pll_base" 33 "pll_base";
|
/linux/drivers/clk/st/ |
A D | clkgen-pll.c | 755 void __iomem *pll_base; in clkgen_c32_pll_setup() local 765 pll_base = clkgen_get_register_base(np); in clkgen_c32_pll_setup() 766 if (!pll_base) in clkgen_c32_pll_setup() 771 clk = clkgen_pll_register(parent_name, datac->data, pll_base, pll_flags, in clkgen_c32_pll_setup() 808 clk = clkgen_odf_register(pll_name, pll_base, datac->data, in clkgen_c32_pll_setup()
|