Home
last modified time | relevance | path

Searched refs:GICD_OFFSET (Results 1 – 25 of 33) sorted by relevance

12

/optee_os/core/arch/arm/plat-ls/
A Dplatform_config.h61 #define GICD_OFFSET 0x1000 macro
70 #define GICD_OFFSET 0x1000 macro
79 #define GICD_OFFSET 0x10000 macro
88 #define GICD_OFFSET 0x0 macro
97 #define GICD_OFFSET 0x0 macro
106 #define GICD_OFFSET 0x0 macro
115 #define GICD_OFFSET 0x0 macro
124 #define GICD_OFFSET 0x0 macro
/optee_os/core/arch/arm/plat-marvell/
A Dplatform_config.h70 #define GICD_OFFSET 0x0 macro
72 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
101 #define GICD_OFFSET (0x0) macro
103 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
120 #define GICD_OFFSET (0x0) macro
122 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-vexpress/
A Dplatform_config.h98 #define GICD_OFFSET 0x3000000 macro
112 #define GICD_OFFSET 0 macro
122 #define GICD_OFFSET 0 macro
127 #define GICD_OFFSET 0 macro
135 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-mediatek/
A Dplatform_config.h24 #define GICD_OFFSET 0x1000 macro
42 #define GICD_OFFSET 0x0 macro
56 #define GICD_OFFSET 0x00000 macro
70 #define GICD_OFFSET 0x0 macro
A Dmain.c25 register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE + GICD_OFFSET,
37 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, in main_init_gic()
/optee_os/core/arch/arm/plat-k3/
A Dplatform_config.h22 #define GICD_OFFSET 0x0 macro
27 #define GICD_OFFSET 0x0 macro
31 #define GICD_BASE (SCU_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-ti/
A Dplatform_config.h42 #define GICD_OFFSET 0x1000 macro
45 #define GICD_BASE (SCU_BASE + GICD_OFFSET)
71 #define GICD_OFFSET 0x1000 macro
77 #define GICD_BASE (SCU_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-rzn1/
A Dplatform_config.h18 #define GICD_OFFSET 0x1000 macro
20 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-totalcompute/
A Dplatform_config.h17 #define GICD_OFFSET 0x0 macro
40 #define GICD_BASE (GIC_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-sprd/
A Dmain.c46 ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_PGDIR_SIZE),
58 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, in main_init_gic()
A Dplatform_config.h61 #define GICD_OFFSET 0x1000 macro
/optee_os/core/arch/arm/plat-zynqmp/
A Dplatform_config.h67 #define GICD_OFFSET 0 macro
85 #define GICD_OFFSET 0 macro
A Dmain.c62 ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_PGDIR_SIZE),
86 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, in main_init_gic()
/optee_os/core/arch/arm/plat-uniphier/
A Dmain.c26 ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_PGDIR_SIZE),
46 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, in main_init_gic()
A Dplatform_config.h17 #define GICD_OFFSET 0 macro
/optee_os/core/arch/arm/plat-zynq7k/
A Dplatform_config.h40 #define GICD_OFFSET 0x1000 macro
42 #define GIC_DIST_BASE (GIC_BASE + GICD_OFFSET)
/optee_os/core/arch/arm/plat-imx/registers/
A Dimx6.h85 #define GICD_OFFSET 0x1000 macro
99 #define GIC_DIST_BASE (GIC_BASE + GICD_OFFSET)
A Dimx7ulp.h14 #define GICD_OFFSET 0x1000 macro
A Dimx7.h13 #define GICD_OFFSET 0x1000 macro
/optee_os/core/arch/arm/plat-aspeed/
A Dplatform_ast2600.c51 GIC_BASE + GICD_OFFSET,
79 gicd_base = core_mmu_get_va(GIC_BASE + GICD_OFFSET, in main_init_gic()
A Dplatform_config.h17 #define GICD_OFFSET 0x1000 macro
/optee_os/core/arch/arm/plat-amlogic/
A Dplatform_config.h16 #define GICD_OFFSET 0x1000 macro
/optee_os/core/arch/arm/plat-synquacer/
A Dplatform_config.h14 #define GICD_OFFSET 0x0 macro
A Dmain.c47 gicd_base = (vaddr_t)phys_to_virt(GIC_BASE + GICD_OFFSET, in main_init_gic()
/optee_os/core/arch/arm/plat-sunxi/
A Dplatform_config.h48 #define GICD_OFFSET 0x1000 macro

Completed in 25 milliseconds

12