Home
last modified time | relevance | path

Searched refs:RCAR_CNTC_BASE (Results 1 – 5 of 5) sorted by relevance

/tf-a-ffa_el3_spmc/plat/renesas/common/
A Dbl31_plat_setup.c112 mmio_write_32(RCAR_CNTC_BASE + CNTCR_OFF, CNTCR_FCREQ(U(0)) | CNTCR_EN); in bl31_platform_setup()
/tf-a-ffa_el3_spmc/drivers/renesas/common/pwrc/
A Dpwrc.c347 mmio_read_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTFID_OFF)); in rcar_pwrc_save_timer_state()
354 mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCR_OFF), 0U); in rcar_pwrc_restore_timer_state()
356 mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCVL_OFF), in rcar_pwrc_restore_timer_state()
358 mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCVU_OFF), in rcar_pwrc_restore_timer_state()
361 mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTFID_OFF), in rcar_pwrc_restore_timer_state()
367 mmio_write_32((uintptr_t)(RCAR_CNTC_BASE + RCAR_CNTCR_OFF), in rcar_pwrc_restore_timer_state()
/tf-a-ffa_el3_spmc/plat/renesas/common/include/
A Drcar_def.h121 #define RCAR_CNTC_BASE U(0xE6080000) macro
202 #define ARM_SYS_CNTCTL_BASE RCAR_CNTC_BASE
/tf-a-ffa_el3_spmc/plat/renesas/rzg/
A Dbl2_plat_setup.c1016 mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF, in bl2_init_generic_timer()
/tf-a-ffa_el3_spmc/plat/renesas/rcar/
A Dbl2_plat_setup.c1187 mmio_setbits_32(RCAR_CNTC_BASE + (uintptr_t)CNTCR_OFF, in bl2_init_generic_timer()

Completed in 10 milliseconds