/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/t194/ |
A D | tegra_def.h | 15 #define BL31_SIZE U(0x40000) 20 #define PLATFORM_CLUSTER_COUNT U(4) 34 #define PSTATE_ID_CORE_IDLE U(6) 36 #define PSTATE_ID_SOC_POWERDN U(2) 44 #define PLAT_MAX_RET_STATE U(1) 45 #define PLAT_MAX_OFF_STATE U(8) 59 #define TEGRA194_CLK_SE U(124) 69 #define BOARD_MASK_BITS U(0xFF) 70 #define BOARD_SHIFT_BITS U(24) 71 #define MISCREG_PFCFG U(0x200C) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/t186/ |
A D | tegra_def.h | 16 #define BL31_SIZE U(0x40000) 37 #define MCE_ARI_APERTURES_MAX U(6) 45 #define MCE_CORE_ID_MAX U(8) 46 #define MCE_CORE_ID_MASK U(0x7) 53 #define PSTATE_ID_CORE_IDLE U(6) 55 #define PSTATE_ID_SOC_POWERDN U(2) 63 #define PLAT_MAX_RET_STATE U(1) 64 #define PLAT_MAX_OFF_STATE U(8) 83 #define TEGRA186_CLK_SE U(103) 92 #define MISCREG_PFCFG U(0x200C) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/t210/ |
A D | tegra_def.h | 16 #define BL31_SIZE U(0x40000) 21 #define PSTATE_ID_CORE_POWERDN U(7) 22 #define PSTATE_ID_CLUSTER_IDLE U(16) 23 #define PSTATE_ID_SOC_POWERDN U(27) 37 #define PLAT_MAX_RET_STATE U(1) 79 #define MSELECT_CONFIG U(0x0) 80 #define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29)) 81 #define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28)) 82 #define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27)) 83 #define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25)) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/soc/t194/drivers/include/ |
A D | t194_nvg.h | 25 TEGRA_NVG_VERSION_MINOR = U(7) 118 TEGRA_NVG_CORE_C0 = U(0), 119 TEGRA_NVG_CORE_C1 = U(1), 120 TEGRA_NVG_CORE_C6 = U(6), 121 TEGRA_NVG_CORE_C7 = U(7), 127 TEGRA_NVG_REBOOT = U(1) 137 TEGRA_NVG_CG_CG0 = U(0), 138 TEGRA_NVG_CG_CG7 = U(7) 234 uint32_t vfiq : U(1); 236 uint32_t fiq : U(1); [all …]
|
/tf-a-ffa_el3_spmc/plat/nxp/soc-lx2160a/lx2160aqds/ |
A D | ddr_init.c | 27 .cs[0].bnds = U(0x03FF), 28 .cs[1].bnds = U(0x03FF), 31 .cs[2].bnds = U(0x00), 32 .cs[3].bnds = U(0x00), 62 .md_cntl = U(0x00), 65 .init_addr = U(0x00), 113 .md_cntl = U(0x00), 180 .rdimm = U(0), 183 .n_ranks = U(2), 207 .n_ranks = U(2), [all …]
|
/tf-a-ffa_el3_spmc/plat/nxp/soc-lx2160a/lx2162aqds/ |
A D | ddr_init.c | 27 .cs[0].bnds = U(0x03FFU), 28 .cs[1].bnds = U(0x03FF), 31 .cs[2].bnds = U(0x00), 32 .cs[3].bnds = U(0x00), 33 .cs[2].config = U(0x00), 62 .md_cntl = U(0x00), 65 .init_addr = U(0x00), 113 .md_cntl = U(0x00), 164 .md_cntl = U(0x00), 180 .rdimm = 0U, [all …]
|
/tf-a-ffa_el3_spmc/include/drivers/arm/ |
A D | tzc380.h | 14 #define ACTION_OFF U(0x004) 15 #define LOCKDOWN_RANGE_OFF U(0x008) 17 #define INT_STATUS U(0x010) 18 #define INT_CLEAR U(0x014) 22 #define FAIL_CONTROL_OFF U(0x028) 23 #define FAIL_ID U(0x02c) 38 #define ACTION_RV_MASK U(0x3) 39 #define ACTION_RV_LOWOK U(0x0) 40 #define ACTION_RV_LOWERR U(0x1) 41 #define ACTION_RV_HIGHOK U(0x2) [all …]
|
A D | tzc_dmc500.h | 13 #define SI_STATUS_OFFSET U(0x000) 22 #define SI_FAIL_ID_OFFSET U(0x014) 23 #define SI_INT_CLR_OFFSET U(0x04c) 29 #define SI0_BASE U(0x0000) 30 #define SI1_BASE U(0x0200) 35 #define SI_EMPTY_MASK U(0x01) 58 #define DIRECTION_MASK U(0x1) 59 #define NON_SECURE_MASK U(0x1) 60 #define PRIVILEGED_MASK U(0x1) 88 #define PMU_REQ_INT_EN U(0x1) [all …]
|
A D | cci.h | 36 #define CTRL_OVERRIDE_REG U(0x0) 37 #define SECURE_ACCESS_REG U(0x8) 38 #define STATUS_REG U(0xc) 44 #define PERIPHERAL_ID0 U(0xFE0) 53 #define COMPONENT_ID0 U(0xFF0) 54 #define COMPONENT_ID1 U(0xFF4) 55 #define COMPONENT_ID2 U(0xFF8) 56 #define COMPONENT_ID3 U(0xFFC) 63 #define SNOOP_CTRL_REG U(0x0) 64 #define SH_OVERRIDE_REG U(0x4) [all …]
|
A D | gic_common.h | 16 #define MIN_SGI_ID U(0) 17 #define MIN_SEC_SGI_ID U(8) 18 #define MIN_PPI_ID U(16) 19 #define MIN_SPI_ID U(32) 20 #define MAX_SPI_ID U(1019) 26 #define GIC_PRI_MASK U(0xff) 29 #define GIC_CFG_MASK U(0x3) 45 #define GICD_CTLR U(0x0) 46 #define GICD_TYPER U(0x4) 47 #define GICD_IIDR U(0x8) [all …]
|
/tf-a-ffa_el3_spmc/include/drivers/st/ |
A D | stm32mp1_rcc.h | 12 #define RCC_TZCR U(0x00) 13 #define RCC_OCENSETR U(0x0C) 14 #define RCC_OCENCLRR U(0x10) 15 #define RCC_HSICFGR U(0x18) 16 #define RCC_CSICFGR U(0x1C) 17 #define RCC_MPCKSELR U(0x20) 20 #define RCC_MPCKDIVR U(0x2C) 21 #define RCC_AXIDIVR U(0x30) 24 #define RCC_RTCDIVR U(0x44) 26 #define RCC_PLL1CR U(0x80) [all …]
|
/tf-a-ffa_el3_spmc/plat/imx/imx8m/imx8mm/include/ |
A D | platform_def.h | 15 #define PLAT_PRIMARY_CPU U(0x0) 27 #define PLAT_MAX_PWR_LVL U(2) 28 #define PLAT_MAX_OFF_STATE U(4) 34 #define PLAT_PRI_BITS U(3) 40 #define BL2_BASE U(0x920000) 41 #define BL2_LIMIT U(0x940000) 112 #define WDOG_WSR U(0x2) 122 #define SRC_A53RCR0 U(0x4) 123 #define SRC_A53RCR1 U(0x8) 130 #define SNVS_LPCR U(0x38) [all …]
|
/tf-a-ffa_el3_spmc/plat/st/stm32mp1/ |
A D | stm32mp1_def.h | 213 #define GPIO_BANK_A U(0) 214 #define GPIO_BANK_B U(1) 215 #define GPIO_BANK_C U(2) 216 #define GPIO_BANK_D U(3) 217 #define GPIO_BANK_E U(4) 218 #define GPIO_BANK_F U(5) 219 #define GPIO_BANK_G U(6) 220 #define GPIO_BANK_H U(7) 395 #define DATA0_OTP U(0) 397 #define NAND_OTP U(9) [all …]
|
/tf-a-ffa_el3_spmc/include/lib/el3_runtime/aarch64/ |
A D | context.h | 17 #define CTX_GPREG_X0 U(0x0) 18 #define CTX_GPREG_X1 U(0x8) 19 #define CTX_GPREG_X2 U(0x10) 20 #define CTX_GPREG_X3 U(0x18) 21 #define CTX_GPREG_X4 U(0x20) 22 #define CTX_GPREG_X5 U(0x28) 23 #define CTX_GPREG_X6 U(0x30) 24 #define CTX_GPREG_X7 U(0x38) 25 #define CTX_GPREG_X8 U(0x40) 26 #define CTX_GPREG_X9 U(0x48) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/soc/t194/drivers/se/ |
A D | se_private.h | 15 #define SE0_SECURITY U(0x18) 19 #define SE0_SHA_GSCID_0 U(0x100) 22 #define SE0_SHA_CONFIG U(0x104) 33 #define SE0_CONFIG_DST_SHIFT U(2) 43 #define SE0_IN_ADDR U(0x10c) 67 #define SE0_OPERATION_SHIFT U(0) 83 #define SE0_SHA_STATUS_IDLE U(0) 94 #define SE0_INT_ENABLE U(0x88) 98 #define SE0_INT_STATUS U(0x8C) 129 #define OP_MASK_BITS U(0x7) [all …]
|
/tf-a-ffa_el3_spmc/plat/imx/imx8m/imx8mp/include/ |
A D | platform_def.h | 18 #define PLAT_PRIMARY_CPU U(0x0) 30 #define PLAT_MAX_PWR_LVL U(2) 37 #define BL31_BASE U(0x960000) 40 #define PLAT_PRI_BITS U(3) 108 #define RSTn_CSR U(0x0) 109 #define CLK_EN_CSR U(0x4) 110 #define RST_DIV U(0x8) 114 #define WDOG_WSR U(0x2) 124 #define SRC_A53RCR0 U(0x4) 130 #define SNVS_LPCR U(0x38) [all …]
|
/tf-a-ffa_el3_spmc/plat/imx/imx8m/imx8mq/include/ |
A D | platform_def.h | 13 #define PLAT_PRIMARY_CPU U(0x0) 25 #define PLAT_MAX_PWR_LVL U(2) 26 #define PLAT_MAX_OFF_STATE U(4) 27 #define PLAT_MAX_RET_STATE U(1) 33 #define BL31_BASE U(0x910000) 34 #define BL31_LIMIT U(0x920000) 87 #define GPV_SIZE U(0x800000) 91 #define WDOG_WSR U(0x2) 101 #define SRC_A53RCR0 U(0x4) 102 #define SRC_A53RCR1 U(0x8) [all …]
|
/tf-a-ffa_el3_spmc/include/export/common/tbbr/ |
A D | tbbr_img_def_exp.h | 15 #define FIP_IMAGE_ID U(0) 18 #define BL2_IMAGE_ID U(1) 21 #define SCP_BL2_IMAGE_ID U(2) 24 #define BL31_IMAGE_ID U(3) 27 #define BL32_IMAGE_ID U(4) 30 #define BL33_IMAGE_ID U(5) 50 #define FWU_CERT_ID U(17) 68 #define HW_CONFIG_ID U(23) 83 #define GPT_IMAGE_ID U(28) 89 #define ENC_IMAGE_ID U(30) [all …]
|
/tf-a-ffa_el3_spmc/plat/renesas/common/include/ |
A D | rcar_def.h | 19 #define FLASH0_BASE U(0x08000000) 20 #define FLASH0_SIZE U(0x04000000) 32 #define DRAM1_BASE U(0x40000000) 33 #define DRAM1_SIZE U(0x80000000) 105 #define ARM_IRQ_SEC_SGI_0 U(8) 106 #define ARM_IRQ_SEC_SGI_1 U(9) 107 #define ARM_IRQ_SEC_SGI_2 U(10) 113 #define ARM_IRQ_SEC_RPC U(70) 156 #define PRR_PRODUCT_SHIFT U(8) 157 #define RCAR_MAJOR_SHIFT U(4) [all …]
|
/tf-a-ffa_el3_spmc/include/drivers/nxp/sfp/ |
A D | fuse_prov.h | 15 #define ERROR_WRITE U(0xA) 19 #define FLAG_POVDD_SHIFT U(0) 20 #define FLAG_SYSCFG_SHIFT U(1) 21 #define FLAG_SRKH_SHIFT U(2) 22 #define FLAG_MC_SHIFT U(3) 23 #define FLAG_DCV0_SHIFT U(4) 24 #define FLAG_DCV1_SHIFT U(5) 25 #define FLAG_DRV0_SHIFT U(6) 49 #define SCB_WP_SHIFT U(0) 52 #define SCB_ZD_SHIFT U(5) [all …]
|
/tf-a-ffa_el3_spmc/include/arch/aarch32/ |
A D | arch.h | 18 #define MIDR_VAR_BITS U(4) 20 #define MIDR_REV_BITS U(4) 142 #define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \ 143 (U(1) << 3)) 181 #define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 182 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 183 (U(1) << 11) | (U(1) << 4) | (U(1) << 3)) 243 #define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff)) 289 #define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8)) 367 #define HTCR_RES1 ((U(1) << 31) | (U(1) << 23)) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/drivers/ |
A D | pmc.h | 17 #define PMC_CONFIG U(0x0) 18 #define PMC_IO_DPD_SAMPLE U(0x20) 19 #define PMC_DPD_ENABLE_0 U(0x24) 22 #define PMC_SCRATCH1 U(0x54) 23 #define PMC_CRYPTO_OP_0 U(0xf4) 25 #define PMC_SCRATCH31 U(0x118) 26 #define PMC_SCRATCH32 U(0x11C) 27 #define PMC_SCRATCH33 U(0x120) 28 #define PMC_SCRATCH39 U(0x138) 29 #define PMC_SCRATCH40 U(0x13C) [all …]
|
/tf-a-ffa_el3_spmc/plat/imx/imx8m/imx8mn/include/ |
A D | platform_def.h | 18 #define PLAT_PRIMARY_CPU U(0x0) 30 #define PLAT_MAX_PWR_LVL U(2) 31 #define PLAT_MAX_OFF_STATE U(4) 37 #define PLAT_PRI_BITS U(3) 42 #define BL31_BASE U(0x960000) 92 #define IMX_ROM_BASE U(0x0) 97 #define WDOG_WSR U(0x2) 107 #define SRC_A53RCR0 U(0x4) 108 #define SRC_A53RCR1 U(0x8) 112 #define SNVS_LPCR U(0x38) [all …]
|
/tf-a-ffa_el3_spmc/include/arch/aarch64/ |
A D | arch.h | 19 #define MIDR_VAR_BITS U(4) 314 #define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 315 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 316 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 322 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \ 323 (U(1) << 4) | (U(1) << 3)) 325 #define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \ 326 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \ 327 (U(1) << 11) | (U(1) << 5) | (U(1) << 4)) 414 #define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5)) [all …]
|
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/include/ |
A D | platform_def.h | 41 #define PLATFORM_STACK_SIZE U(0x400) 44 #define TEGRA_PRIMARY_CPU U(0x0) 50 PLATFORM_CLUSTER_COUNT + U(1)) 63 #define TZDRAM_SIZE U(0x00400000) 85 #define MAX_IO_DEVICES U(0) 86 #define MAX_IO_HANDLES U(0) 91 #define TEGRA_SDEI_SGI_PRIVATE U(8) 96 #define PLAT_PRI_BITS U(3) 97 #define PLAT_RAS_PRI U(0x10) 99 #define PLAT_SDEI_NORMAL_PRI U(0x30) [all …]
|