Home
last modified time | relevance | path

Searched refs:get_el1_sysregs_ctx (Results 1 – 8 of 8) sorted by relevance

/tf-a-ffa_el3_spmc/services/std_svc/spm/spm_mm/
A Dspm_mm_setup.c45 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_MAIR_EL1, in spm_el0_sp_setup()
48 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_TCR_EL1, in spm_el0_sp_setup()
51 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_TTBR0_EL1, in spm_el0_sp_setup()
55 u_register_t sctlr_el1 = read_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1); in spm_el0_sp_setup()
91 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_el1); in spm_el0_sp_setup()
99 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_VBAR_EL1, in spm_el0_sp_setup()
102 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_CNTKCTL_EL1, in spm_el0_sp_setup()
112 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_CPACR_EL1, in spm_el0_sp_setup()
/tf-a-ffa_el3_spmc/services/std_svc/spm/spmc/
A Dspmc_setup.c66 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_MAIR_EL1, in spmc_el0_sp_setup()
69 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_TCR_EL1, in spmc_el0_sp_setup()
72 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_TTBR0_EL1, in spmc_el0_sp_setup()
76 u_register_t sctlr_el1 = read_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1); in spmc_el0_sp_setup()
112 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_el1); in spmc_el0_sp_setup()
120 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_VBAR_EL1, in spmc_el0_sp_setup()
123 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_CNTKCTL_EL1, in spmc_el0_sp_setup()
133 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_CPACR_EL1, in spmc_el0_sp_setup()
/tf-a-ffa_el3_spmc/lib/el3_runtime/aarch64/
A Dcontext_mgmt.c299 write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); in cm_setup_context()
309 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); in cm_setup_context()
413 sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), in cm_prepare_el3_exit()
665 el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); in cm_el1_sysregs_context_save()
682 el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); in cm_el1_sysregs_context_restore()
/tf-a-ffa_el3_spmc/plat/qti/qtiseclib/src/
A Dqtiseclib_cb_interface.c141 read_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SPSR_EL1); in qtiseclib_cb_get_ns_ctx()
143 read_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_ELR_EL1); in qtiseclib_cb_get_ns_ctx()
144 qti_ns_ctx->sp_el1 = read_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SP_EL1); in qtiseclib_cb_get_ns_ctx()
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/common/
A Dtegra_fiq_glue.c131 const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx); in tegra_fiq_get_intr_context()
/tf-a-ffa_el3_spmc/services/spd/trusty/
A Dtrusty.c161 ctx->fiq_sp_el1 = read_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1); in trusty_fiq_handler()
163 write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_handler_sp); in trusty_fiq_handler()
222 write_ctx_reg(get_el1_sysregs_ctx(handle), CTX_SP_EL1, ctx->fiq_sp_el1); in trusty_fiq_exit()
/tf-a-ffa_el3_spmc/plat/nvidia/tegra/soc/t194/
A Dplat_psci_handlers.c359 actlr_elx = read_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1)); in tegra_soc_pwr_domain_on_finish()
362 write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); in tegra_soc_pwr_domain_on_finish()
/tf-a-ffa_el3_spmc/include/lib/el3_runtime/aarch64/
A Dcontext.h433 #define get_el1_sysregs_ctx(h) (&((cpu_context_t *) h)->el1_sysregs_ctx) macro

Completed in 12 milliseconds