/trusted-firmware-a/bl32/tsp/ |
A D | tsp_interrupt.c | 41 read_mpidr(), elr_el3); in tsp_update_sync_sel1_intr_stats() 44 read_mpidr(), in tsp_update_sync_sel1_intr_stats() 64 read_mpidr(), tsp_stats[linear_id].preempt_intr_count); in tsp_handle_preemption() 111 read_mpidr(), id); in tsp_common_int_handler() 113 read_mpidr(), tsp_stats[linear_id].sel1_intr_count); in tsp_common_int_handler()
|
A D | tsp_main.c | 126 read_mpidr(), in tsp_main() 154 INFO("TSP: cpu 0x%lx turned on\n", read_mpidr()); in tsp_cpu_on_main() 156 read_mpidr(), in tsp_cpu_on_main() 195 INFO("TSP: cpu 0x%lx off request\n", read_mpidr()); in tsp_cpu_off_main() 197 read_mpidr(), in tsp_cpu_off_main() 239 read_mpidr(), in tsp_cpu_suspend_main() 277 read_mpidr(), max_off_pwrlvl); in tsp_cpu_resume_main() 279 read_mpidr(), in tsp_cpu_resume_main() 310 INFO("TSP: cpu 0x%lx SYSTEM_OFF request\n", read_mpidr()); in tsp_system_off_main() 342 INFO("TSP: cpu 0x%lx SYSTEM_RESET request\n", read_mpidr()); in tsp_system_reset_main() [all …]
|
/trusted-firmware-a/plat/rockchip/common/aarch64/ |
A D | platform_common.c | 78 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable() 85 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
|
/trusted-firmware-a/services/spd/tlkd/ |
A D | tlkd_pm.c | 43 int cpu = read_mpidr() & MPIDR_CPU_MASK; in cpu_suspend_handler() 75 int cpu = read_mpidr() & MPIDR_CPU_MASK; in cpu_resume_handler()
|
/trusted-firmware-a/plat/mediatek/mt8173/aarch64/ |
A D | platform_common.c | 83 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable() 88 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
|
/trusted-firmware-a/plat/mediatek/mt8183/aarch64/ |
A D | platform_common.c | 72 cci_enable_cluster_coherency(read_mpidr()); in plat_mtk_cci_enable() 77 cci_disable_cluster_coherency(read_mpidr()); in plat_mtk_cci_disable()
|
/trusted-firmware-a/plat/renesas/common/ |
A D | bl31_plat_setup.c | 59 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable() 64 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
|
/trusted-firmware-a/plat/hisilicon/hikey/ |
A D | hikey_pm.c | 39 curr_cluster = MPIDR_AFFLVL1_VAL(read_mpidr()); in hikey_pwr_domain_on() 55 mpidr = read_mpidr(); in hikey_pwr_domain_on_finish() 81 mpidr = read_mpidr(); in hikey_pwr_domain_off()
|
A D | hikey_bl1_setup.c | 162 ep_info->args.arg0 = 0xffff & read_mpidr(); in bl1_plat_set_ep_info()
|
/trusted-firmware-a/plat/layerscape/board/ls1043/ |
A D | ls1043_bl1_setup.c | 50 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl1_early_platform_setup()
|
A D | ls1043_bl31_setup.c | 52 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl31_early_platform_setup2()
|
/trusted-firmware-a/plat/mediatek/mt8195/ |
A D | plat_topology.c | 40 if ((read_mpidr() & MPIDR_MT_MASK) != 0) { in plat_core_pos_by_mpidr()
|
/trusted-firmware-a/plat/mediatek/mt8192/ |
A D | plat_topology.c | 45 if (read_mpidr() & MPIDR_MT_MASK) { in plat_core_pos_by_mpidr()
|
/trusted-firmware-a/plat/nvidia/tegra/soc/t210/ |
A D | plat_psci_handlers.c | 107 int core_pos = read_mpidr() & MPIDR_CPU_MASK; in tegra_soc_get_target_pwr_state() 196 u_register_t mpidr = read_mpidr(); in tegra_soc_pwr_domain_suspend() 343 u_register_t mpidr = read_mpidr(); in tegra_soc_pwr_domain_power_down_wfi() 580 tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK); in tegra_soc_pwr_domain_off()
|
/trusted-firmware-a/plat/mediatek/mt8183/ |
A D | plat_pm.c | 328 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_off() 347 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_on_finish() 363 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_suspend() 404 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_suspend_finish()
|
/trusted-firmware-a/plat/brcm/board/common/ |
A D | timer_sync.c | 69 cluster_id = MPIDR_AFFLVL1_VAL(read_mpidr()); in brcm_timer_sync_init()
|
/trusted-firmware-a/plat/layerscape/common/ |
A D | ls_bl2_setup.c | 85 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in ls_bl2_handle_post_image_load()
|
/trusted-firmware-a/plat/brcm/board/stingray/src/ |
A D | pm.c | 61 unsigned long cluster_id = MPIDR_AFFLVL1_VAL(read_mpidr()); in brcm_pwr_domain_on_finish()
|
/trusted-firmware-a/plat/nvidia/tegra/drivers/flowctrl/ |
A D | flowctrl.c | 86 unsigned int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_fc_ccplex_pgexit_lock() 178 unsigned int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_fc_is_ccx_allowed()
|
/trusted-firmware-a/plat/allwinner/sun50i_h6/ |
A D | sunxi_power.c | 110 u_register_t mpidr = read_mpidr(); in sunxi_cpu_power_off_self()
|
/trusted-firmware-a/plat/allwinner/sun50i_h616/ |
A D | sunxi_power.c | 112 u_register_t mpidr = read_mpidr(); in sunxi_cpu_power_off_self()
|
/trusted-firmware-a/plat/rpi/rpi3/ |
A D | rpi3_bl2_setup.c | 131 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in bl2_plat_handle_post_image_load()
|
/trusted-firmware-a/plat/nvidia/tegra/drivers/pmc/ |
A D | pmc.c | 105 int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_pmc_is_last_on_cpu()
|
/trusted-firmware-a/plat/marvell/armada/common/ |
A D | marvell_bl2_setup.c | 129 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in marvell_bl2_handle_post_image_load()
|
/trusted-firmware-a/plat/brcm/common/ |
A D | brcm_bl2_setup.c | 158 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in bcm_bl2_handle_post_image_load()
|