Home
last modified time | relevance | path

Searched refs:read_mpidr (Results 1 – 25 of 59) sorted by relevance

123

/trusted-firmware-a/bl32/tsp/
A Dtsp_interrupt.c41 read_mpidr(), elr_el3); in tsp_update_sync_sel1_intr_stats()
44 read_mpidr(), in tsp_update_sync_sel1_intr_stats()
64 read_mpidr(), tsp_stats[linear_id].preempt_intr_count); in tsp_handle_preemption()
111 read_mpidr(), id); in tsp_common_int_handler()
113 read_mpidr(), tsp_stats[linear_id].sel1_intr_count); in tsp_common_int_handler()
A Dtsp_main.c126 read_mpidr(), in tsp_main()
154 INFO("TSP: cpu 0x%lx turned on\n", read_mpidr()); in tsp_cpu_on_main()
156 read_mpidr(), in tsp_cpu_on_main()
195 INFO("TSP: cpu 0x%lx off request\n", read_mpidr()); in tsp_cpu_off_main()
197 read_mpidr(), in tsp_cpu_off_main()
239 read_mpidr(), in tsp_cpu_suspend_main()
277 read_mpidr(), max_off_pwrlvl); in tsp_cpu_resume_main()
279 read_mpidr(), in tsp_cpu_resume_main()
310 INFO("TSP: cpu 0x%lx SYSTEM_OFF request\n", read_mpidr()); in tsp_system_off_main()
342 INFO("TSP: cpu 0x%lx SYSTEM_RESET request\n", read_mpidr()); in tsp_system_reset_main()
[all …]
/trusted-firmware-a/plat/rockchip/common/aarch64/
A Dplatform_common.c78 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
85 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
/trusted-firmware-a/services/spd/tlkd/
A Dtlkd_pm.c43 int cpu = read_mpidr() & MPIDR_CPU_MASK; in cpu_suspend_handler()
75 int cpu = read_mpidr() & MPIDR_CPU_MASK; in cpu_resume_handler()
/trusted-firmware-a/plat/mediatek/mt8173/aarch64/
A Dplatform_common.c83 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
88 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
/trusted-firmware-a/plat/mediatek/mt8183/aarch64/
A Dplatform_common.c72 cci_enable_cluster_coherency(read_mpidr()); in plat_mtk_cci_enable()
77 cci_disable_cluster_coherency(read_mpidr()); in plat_mtk_cci_disable()
/trusted-firmware-a/plat/renesas/common/
A Dbl31_plat_setup.c59 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_enable()
64 cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in plat_cci_disable()
/trusted-firmware-a/plat/hisilicon/hikey/
A Dhikey_pm.c39 curr_cluster = MPIDR_AFFLVL1_VAL(read_mpidr()); in hikey_pwr_domain_on()
55 mpidr = read_mpidr(); in hikey_pwr_domain_on_finish()
81 mpidr = read_mpidr(); in hikey_pwr_domain_off()
A Dhikey_bl1_setup.c162 ep_info->args.arg0 = 0xffff & read_mpidr(); in bl1_plat_set_ep_info()
/trusted-firmware-a/plat/layerscape/board/ls1043/
A Dls1043_bl1_setup.c50 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl1_early_platform_setup()
A Dls1043_bl31_setup.c52 cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr())); in bl31_early_platform_setup2()
/trusted-firmware-a/plat/mediatek/mt8195/
A Dplat_topology.c40 if ((read_mpidr() & MPIDR_MT_MASK) != 0) { in plat_core_pos_by_mpidr()
/trusted-firmware-a/plat/mediatek/mt8192/
A Dplat_topology.c45 if (read_mpidr() & MPIDR_MT_MASK) { in plat_core_pos_by_mpidr()
/trusted-firmware-a/plat/nvidia/tegra/soc/t210/
A Dplat_psci_handlers.c107 int core_pos = read_mpidr() & MPIDR_CPU_MASK; in tegra_soc_get_target_pwr_state()
196 u_register_t mpidr = read_mpidr(); in tegra_soc_pwr_domain_suspend()
343 u_register_t mpidr = read_mpidr(); in tegra_soc_pwr_domain_power_down_wfi()
580 tegra_fc_cpu_off(read_mpidr() & MPIDR_CPU_MASK); in tegra_soc_pwr_domain_off()
/trusted-firmware-a/plat/mediatek/mt8183/
A Dplat_pm.c328 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_off()
347 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_on_finish()
363 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_suspend()
404 uint64_t mpidr = read_mpidr(); in plat_mtk_power_domain_suspend_finish()
/trusted-firmware-a/plat/brcm/board/common/
A Dtimer_sync.c69 cluster_id = MPIDR_AFFLVL1_VAL(read_mpidr()); in brcm_timer_sync_init()
/trusted-firmware-a/plat/layerscape/common/
A Dls_bl2_setup.c85 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in ls_bl2_handle_post_image_load()
/trusted-firmware-a/plat/brcm/board/stingray/src/
A Dpm.c61 unsigned long cluster_id = MPIDR_AFFLVL1_VAL(read_mpidr()); in brcm_pwr_domain_on_finish()
/trusted-firmware-a/plat/nvidia/tegra/drivers/flowctrl/
A Dflowctrl.c86 unsigned int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_fc_ccplex_pgexit_lock()
178 unsigned int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_fc_is_ccx_allowed()
/trusted-firmware-a/plat/allwinner/sun50i_h6/
A Dsunxi_power.c110 u_register_t mpidr = read_mpidr(); in sunxi_cpu_power_off_self()
/trusted-firmware-a/plat/allwinner/sun50i_h616/
A Dsunxi_power.c112 u_register_t mpidr = read_mpidr(); in sunxi_cpu_power_off_self()
/trusted-firmware-a/plat/rpi/rpi3/
A Drpi3_bl2_setup.c131 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in bl2_plat_handle_post_image_load()
/trusted-firmware-a/plat/nvidia/tegra/drivers/pmc/
A Dpmc.c105 int i, cpu = read_mpidr() & MPIDR_CPU_MASK; in tegra_pmc_is_last_on_cpu()
/trusted-firmware-a/plat/marvell/armada/common/
A Dmarvell_bl2_setup.c129 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in marvell_bl2_handle_post_image_load()
/trusted-firmware-a/plat/brcm/common/
A Dbrcm_bl2_setup.c158 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); in bcm_bl2_handle_post_image_load()

Completed in 20 milliseconds

123