Home
last modified time | relevance | path

Searched refs:CLK_DDR (Results 1 – 15 of 15) sorted by relevance

/u-boot/drivers/ddr/marvell/axp/
A Dddr3_axp_vars.h167 u8 div_ratio1to1[CLK_VCO][CLK_DDR] =
196 u8 div_ratio2to1[CLK_VCO][CLK_DDR] =
A Dddr3_axp.h444 #define CLK_DDR 12 macro
A Dddr3_dfs.c41 extern u8 div_ratio[CLK_VCO][CLK_DDR];
45 extern u8 div_ratio1to1[CLK_VCO][CLK_DDR];
46 extern u8 div_ratio2to1[CLK_VCO][CLK_DDR];
/u-boot/arch/arm/include/asm/arch-rockchip/
A Dclock.h31 CLK_DDR, enumerator
/u-boot/arch/arm/mach-rockchip/rk3288/
A Drk3288.c158 { "dpll", CLK_DDR }, in do_clock()
/u-boot/drivers/clk/rockchip/
A Dclk_rv1108.c56 case CLK_DDR: in rv1108_pll_id()
183 pll_rate = rkclk_pll_get_rate(cru, CLK_DDR); in rv1108_sfc_set_clk()
656 dpll = rkclk_pll_get_rate(cru, CLK_DDR); in rkclk_init()
A Dclk_rk322x.c348 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg); in rk322x_ddr_set_clk()
392 case CLK_DDR: in rk322x_clk_set_rate()
A Dclk_rk3188.c157 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg], has_bwadj); in rkclk_configure_ddr()
511 case CLK_DDR: in rk3188_clk_set_rate()
A Dclk_rk3288.c215 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]); in rkclk_configure_ddr()
807 case CLK_DDR: in rk3288_clk_set_rate()
A Dclk_rk3368.c500 case CLK_DDR: in rk3368_clk_set_rate()
A Dclk_rk3328.c224 case CLK_DDR: in rkclk_set_pll()
/u-boot/drivers/ram/rockchip/
A Dsdram_rk322x.c803 priv->ddr_clk.id = CLK_DDR; in rk322x_dmc_probe()
A Ddmc-rk3368.c948 priv->ddr_clk.id = CLK_DDR; in rk3368_dmc_probe()
A Dsdram_rk3188.c909 priv->ddr_clk.id = CLK_DDR; in rk3188_dmc_probe()
A Dsdram_rk3288.c1077 priv->ddr_clk.id = CLK_DDR; in rk3288_dmc_probe()

Completed in 24 milliseconds