Searched refs:FSL_DDR_CS0_CS1_CS2_CS3 (Results 1 – 5 of 5) sorted by relevance
726 return FSL_DDR_CS0_CS1_CS2_CS3; in auto_bank_intlv()732 return FSL_DDR_CS0_CS1_CS2_CS3; in auto_bank_intlv()736 return FSL_DDR_CS0_CS1_CS2_CS3; in auto_bank_intlv()1210 popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_CS2_CS3; in populate_memctl_options()1216 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) { in populate_memctl_options()1217 case FSL_DDR_CS0_CS1_CS2_CS3: in populate_memctl_options()
308 case FSL_DDR_CS0_CS1_CS2_CS3: in print_ddr_info()
386 FSL_DDR_CS0_CS1_CS2_CS3) { in __step_assign_addresses()387 case FSL_DDR_CS0_CS1_CS2_CS3: in __step_assign_addresses()
2411 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) { in compute_fsl_memctl_config_regs()2412 case FSL_DDR_CS0_CS1_CS2_CS3: in compute_fsl_memctl_config_regs()2437 switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) { in compute_fsl_memctl_config_regs()2438 case FSL_DDR_CS0_CS1_CS2_CS3: in compute_fsl_memctl_config_regs()
86 #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04) macro
Completed in 13 milliseconds