/u-boot/board/ti/omap5_uevm/ |
A D | mux_data.h | 15 {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */ 16 {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */ 17 {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */ 18 {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */ 19 {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */ 39 {USBD0_HS_DP, (IEN | M0)}, /* USBD0_HS_DP */ 40 {USBD0_HS_DM, (IEN | M0)}, /* USBD0_HS_DM */ 41 {USBD0_SS_RX, (IEN | M0)}, /* USBD0_SS_RX */ 42 {I2C5_SCL, (IEN | M0)}, /* I2C5_SCL */ 43 {I2C5_SDA, (IEN | M0)}, /* I2C5_SDA */ [all …]
|
/u-boot/board/ti/panda/ |
A D | panda_mux_data.h | 37 {I2C1_SCL, (PTU | IEN | M0)}, /* i2c1_scl */ 38 {I2C1_SDA, (PTU | IEN | M0)}, /* i2c1_sda */ 39 {I2C2_SCL, (PTU | IEN | M0)}, /* i2c2_scl */ 40 {I2C2_SDA, (PTU | IEN | M0)}, /* i2c2_sda */ 41 {I2C3_SCL, (PTU | IEN | M0)}, /* i2c3_scl */ 42 {I2C3_SDA, (PTU | IEN | M0)}, /* i2c3_sda */ 43 {I2C4_SCL, (PTU | IEN | M0)}, /* i2c4_scl */ 47 {UART3_RX_IRRX, (IEN | M0)}, /* uart3_rx */ 73 {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */ 74 {PAD0_SR_SDA, (PTU | IEN | M0)}, /* sr_sda */ [all …]
|
A D | panda.c | 92 writew((IEN | M3), (*ctrl)->control_padconf_core_base + UNIPRO_TX0); in get_board_revision() 93 writew((IEN | M3), (*ctrl)->control_padconf_core_base + FREF_CLK2_OUT); in get_board_revision() 104 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 106 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 108 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 122 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 157 writew((IEN | M3), in is_panda_es_rev_b3()
|
/u-boot/board/lg/sniper/ |
A D | sniper.h | 15 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /* sdrc_d0 */\ 16 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /* sdrc_d1 */\ 17 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /* sdrc_d2 */\ 18 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /* sdrc_d3 */\ 19 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /* sdrc_d4 */\ 20 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /* sdrc_d5 */\ 21 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /* sdrc_d6 */\ 22 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /* sdrc_d7 */\ 23 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /* sdrc_d8 */\ 24 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /* sdrc_d9 */\ [all …]
|
/u-boot/board/logicpd/omap3som/ |
A D | omap3logic.h | 48 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/ in set_muxconf_regs() 49 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/ in set_muxconf_regs() 50 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/ in set_muxconf_regs() 51 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/ in set_muxconf_regs() 52 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/ in set_muxconf_regs() 53 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/ in set_muxconf_regs() 54 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/ in set_muxconf_regs() 55 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/ in set_muxconf_regs() 56 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/ in set_muxconf_regs() 57 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/ in set_muxconf_regs() [all …]
|
/u-boot/board/technexion/tao3530/ |
A D | tao3530.h | 31 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \ 32 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \ 33 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \ 34 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \ 35 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \ 36 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \ 37 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \ 38 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \ 39 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \ 40 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) \ [all …]
|
A D | tao3530.c | 39 MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M4)); in tao3530_revision() 46 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTU | EN | M4)); in tao3530_revision() 63 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTU | EN | M0)); in tao3530_revision() 66 MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M0)); in tao3530_revision()
|
/u-boot/board/ti/evm/ |
A D | evm.h | 50 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\ 51 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\ 52 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\ 53 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\ 54 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\ 55 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\ 56 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\ 57 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\ 58 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\ 59 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\ [all …]
|
/u-boot/board/logicpd/am3517evm/ |
A D | am3517evm.h | 34 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) \ 35 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) \ 36 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) \ 37 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) \ 38 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) \ 39 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) \ 40 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) \ 41 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) \ 42 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) \ 43 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) \ [all …]
|
/u-boot/board/amazon/kc1/ |
A D | kc1.h | 21 { GPMC_AD0, (IEN | PTU | M1) }, /* sdmmc2_dat0 */ 22 { GPMC_AD1, (IEN | PTU | M1) }, /* sdmmc2_dat1 */ 23 { GPMC_AD2, (IEN | PTU | M1) }, /* sdmmc2_dat2 */ 31 { GPMC_NCS2, (IEN | PTD | M3) }, /* gpio_52 */ 39 { I2C1_SCL, (IEN | PTU | M0) }, /* i2c1_scl */ 40 { I2C1_SDA, (IEN | PTU | M0) }, /* i2c1_sda */ 42 { I2C2_SCL, (IEN | PTU | M0) }, /* i2c2_scl */ 43 { I2C2_SDA, (IEN | PTU | M0) }, /* i2c2_sda */ 45 { I2C3_SCL, (IEN | PTU | M0) }, /* i2c3_scl */ 46 { I2C3_SDA, (IEN | PTU | M0) }, /* i2c3_sda */ [all …]
|
/u-boot/board/ti/sdp4430/ |
A D | sdp4430_mux_data.h | 16 {GPMC_AD0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat0 */ 17 {GPMC_AD1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat1 */ 18 {GPMC_AD2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat2 */ 24 {GPMC_NOE, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M1)}, /* sdmmc2_clk */ 36 {UART3_CTS_RCTX, (PTU | IEN | M0)}, /* uart3_tx */ 38 {UART3_RX_IRRX, (IEN | M0)}, /* uart3_rx */ 46 {USBC1_ICUSB_DP, (IEN | M0)}, /* usbc1_icusb_dp */ 47 {USBC1_ICUSB_DM, (IEN | M0)}, /* usbc1_icusb_dm */ 55 {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */ 56 {PAD0_SR_SDA, (PTU | IEN | M0)}, /* sr_sda */ [all …]
|
/u-boot/board/corscience/tricorder/ |
A D | tricorder.h | 31 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\ 32 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\ 33 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\ 34 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\ 35 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\ 36 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\ 37 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\ 38 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\ 39 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\ 40 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\ [all …]
|
/u-boot/board/timll/devkit8000/ |
A D | devkit8000.h | 34 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\ 35 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\ 36 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\ 37 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\ 38 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\ 39 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\ 40 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\ 41 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\ 42 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\ 43 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\ [all …]
|
/u-boot/board/ti/am3517crane/ |
A D | am3517crane.h | 33 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0))\ 34 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0))\ 35 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0))\ 36 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0))\ 37 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0))\ 38 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0))\ 39 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0))\ 41 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0))\ 252 MUX_VAL(CP(RMII_MDIO_DATA), (IEN | M0))\ 254 MUX_VAL(CP(RMII_RXD0), (IEN | PTD | M0))\ [all …]
|
/u-boot/board/ti/beagle/ |
A D | beagle.h | 40 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /*SDRC_D0*/\ 41 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /*SDRC_D1*/\ 42 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /*SDRC_D2*/\ 43 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /*SDRC_D3*/\ 44 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /*SDRC_D4*/\ 45 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /*SDRC_D5*/\ 46 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /*SDRC_D6*/\ 47 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /*SDRC_D7*/\ 48 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /*SDRC_D8*/\ 49 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /*SDRC_D9*/\ [all …]
|
/u-boot/board/isee/igep00x0/ |
A D | igep00x0.h | 20 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)) /* SDRC_D0 */\ 21 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)) /* SDRC_D1 */\ 22 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)) /* SDRC_D2 */\ 23 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)) /* SDRC_D3 */\ 24 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)) /* SDRC_D4 */\ 25 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)) /* SDRC_D5 */\ 26 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)) /* SDRC_D6 */\ 27 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)) /* SDRC_D7 */\ 28 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)) /* SDRC_D8 */\ 29 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)) /* SDRC_D9 */\ [all …]
|
/u-boot/arch/arm/include/asm/arch-omap5/ |
A D | mux_omap5.h | 32 #define IEN (1 << 8) macro
|
/u-boot/arch/arm/include/asm/arch-omap4/ |
A D | mux_omap4.h | 40 #define IEN (1 << 8) macro
|
/u-boot/arch/arm/include/asm/arch-omap3/ |
A D | mux.h | 26 #define IEN (1 << 8) macro
|