/u-boot/board/ti/dra7xx/ |
A D | mux_data.h | 15 {GPMC_AD0, (M3 | PIN_INPUT)}, /* gpmc_ad0.vout3_d0 */ 16 {GPMC_AD1, (M3 | PIN_INPUT)}, /* gpmc_ad1.vout3_d1 */ 17 {GPMC_AD2, (M3 | PIN_INPUT)}, /* gpmc_ad2.vout3_d2 */ 18 {GPMC_AD3, (M3 | PIN_INPUT)}, /* gpmc_ad3.vout3_d3 */ 19 {GPMC_AD4, (M3 | PIN_INPUT)}, /* gpmc_ad4.vout3_d4 */ 20 {GPMC_AD5, (M3 | PIN_INPUT)}, /* gpmc_ad5.vout3_d5 */ 21 {GPMC_AD6, (M3 | PIN_INPUT)}, /* gpmc_ad6.vout3_d6 */ 22 {GPMC_AD7, (M3 | PIN_INPUT)}, /* gpmc_ad7.vout3_d7 */ 23 {GPMC_AD8, (M3 | PIN_INPUT)}, /* gpmc_ad8.vout3_d8 */ 24 {GPMC_AD9, (M3 | PIN_INPUT)}, /* gpmc_ad9.vout3_d9 */ [all …]
|
/u-boot/board/amazon/kc1/ |
A D | kc1.h | 31 { GPMC_NCS2, (IEN | PTD | M3) }, /* gpio_52 */ 81 { UNIPRO_TX1, (IEN | DIS | M3) }, /* gpio_173 */ 82 { UNIPRO_TY1, (IEN | DIS | M3) }, /* gpio_174 */ 85 { UNIPRO_RX0, (IEN | DIS | M3) }, /* gpio_175 */ 86 { UNIPRO_RY0, (IEN | DIS | M3) }, /* gpio_176 */ 87 { UNIPRO_RX1, (IEN | DIS | M3) }, /* gpio_177 */ 88 { UNIPRO_RY1, (IEN | DIS | M3) }, /* gpio_178 */
|
/u-boot/board/ti/panda/ |
A D | panda.c | 92 writew((IEN | M3), (*ctrl)->control_padconf_core_base + UNIPRO_TX0); in get_board_revision() 93 writew((IEN | M3), (*ctrl)->control_padconf_core_base + FREF_CLK2_OUT); in get_board_revision() 104 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 106 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 108 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 122 writew((IEN | M3), (*ctrl)->control_padconf_core_base + in get_board_revision() 157 writew((IEN | M3), in is_panda_es_rev_b3()
|
A D | panda_mux_data.h | 65 {UNIPRO_TY2, (PTU | IEN | M3)}, /* gpio_1 */ 66 {GPMC_WAIT1, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)}, /* gpio_62 */ 67 {FREF_CLK2_OUT, (PTU | IEN | M3)}, /* gpio_182 */ 82 {PAD1_FREF_CLK4_REQ, (M3)}, /* gpio_wk7 for TPS: Mode 3 */
|
/u-boot/board/ti/am57xx/ |
A D | mux_data.h | 103 {VIN2A_D12, (M3 | PIN_OUTPUT | MANUAL_MODE)}, /* vin2a_d12.rgmii1_txc */ 109 {VIN2A_D18, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d18.rgmii1_rxc */ 111 {VIN2A_D20, (M3 | PIN_INPUT | MANUAL_MODE)}, /* vin2a_d20.rgmii1_rxd3 */ 166 {MCASP4_ACLKX, (M3 | PIN_INPUT_PULLUP)}, /* mcasp4_aclkx.uart8_rxd */ 167 {MCASP4_FSX, (M3 | PIN_OUTPUT)}, /* mcasp4_fsx.uart8_txd */ 168 {MCASP4_AXR0, (M3 | PIN_INPUT_PULLUP)}, /* mcasp4_axr0.uart8_ctsn */ 169 {MCASP4_AXR1, (M3 | PIN_OUTPUT_PULLUP)}, /* mcasp4_axr1.uart8_rtsn */ 170 {MCASP5_ACLKX, (M3 | PIN_INPUT_PULLUP)}, /* mcasp5_aclkx.uart9_rxd */ 171 {MCASP5_FSX, (M3 | PIN_OUTPUT)}, /* mcasp5_fsx.uart9_txd */ 172 {MCASP5_AXR0, (M3 | PIN_INPUT_PULLUP)}, /* mcasp5_axr0.uart9_ctsn */ [all …]
|
/u-boot/board/ti/beagle/ |
A D | beagle.h | 392 MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)) /*DSS_DATA0*/\ 393 MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)) /*DSS_DATA1*/\ 394 MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)) /*DSS_DATA2*/\ 395 MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)) /*DSS_DATA3*/\ 396 MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)) /*DSS_DATA4*/\ 397 MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)) /*DSS_DATA5*/\ 398 MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)) /*DSS_DATA18*/\ 399 MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)) /*DSS_DATA19*/\ 400 MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)) /*DSS_DATA20*/\ 401 MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)) /*DSS_DATA21*/\ [all …]
|
/u-boot/doc/ |
A D | README.rmobile | 31 | R8A7796 M3-W | Renesas Electronics Salvator-X | r8a7796_salvator-x_defconfig 32 | R8A7796 M3-W | Renesas Electronics ULCB | r8a7796_ulcb 34 | R8A77965 M3-N | Renesas Electronics Salvator-XS | r8a77965_salvator-x_defconfig 35 | R8A77965 M3-N | Renesas Electronics ULCB | r8a77965_ulcb
|
/u-boot/arch/xtensa/include/asm/arch-de212/ |
A D | tie-asm.h | 80 rsr.M3 \at1 // MAC16 option 135 wsr.M3 \at1 // MAC16 option
|
/u-boot/arch/xtensa/include/asm/arch-dc232b/ |
A D | tie-asm.h | 52 rsr \at2, M3 95 wsr \at2, M3
|
/u-boot/board/ti/am3517crane/ |
A D | am3517crane.h | 294 MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3))\ 295 MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | DIS | M3))\ 296 MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | DIS | M3))\ 297 MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3))\ 298 MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | DIS | M3))\ 299 MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | DIS | M3))\ 300 MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | DIS | M3))\ 301 MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | DIS | M3))\ 302 MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | DIS | M3))\ 303 MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | DIS | M3))\ [all …]
|
/u-boot/board/logicpd/am3517evm/ |
A D | am3517evm.h | 342 MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_STP*/\ 343 MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTU | DIS | M3)) /*HSUSB1_CLK*/\ 344 MUX_VAL(CP(ETK_D0_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA0*/\ 345 MUX_VAL(CP(ETK_D1_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA1*/\ 346 MUX_VAL(CP(ETK_D2_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA2*/\ 347 MUX_VAL(CP(ETK_D3_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA7*/\ 348 MUX_VAL(CP(ETK_D4_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA4*/\ 349 MUX_VAL(CP(ETK_D5_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA5*/\ 350 MUX_VAL(CP(ETK_D6_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DATA6*/\ 352 MUX_VAL(CP(ETK_D8_ES2), (IEN | PTU | DIS | M3)) /*HSUSB1_DIR*/\ [all …]
|
/u-boot/board/technexion/tao3530/ |
A D | tao3530.h | 256 MUX_VAL(CP(MCSPI1_CS3), (IEN | PTU | DIS | M3)) \ 257 MUX_VAL(CP(MCSPI2_CLK), (IEN | PTU | DIS | M3)) \ 258 MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTU | DIS | M3)) \ 259 MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTU | DIS | M3)) \ 260 MUX_VAL(CP(MCSPI2_CS0), (IEN | PTU | DIS | M3)) \ 261 MUX_VAL(CP(MCSPI2_CS1), (IEN | PTU | DIS | M3)) \ 295 MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTU | DIS | M3)) \ 296 MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)) \ 297 MUX_VAL(CP(ETK_D12_ES2), (IEN | PTU | DIS | M3)) \ 298 MUX_VAL(CP(ETK_D13_ES2), (IEN | PTU | DIS | M3)) \ [all …]
|
/u-boot/board/ti/evm/ |
A D | evm.h | 281 MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)) /*HSUSB2_DATA2*/\ 282 MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)) /*HSUSB2_DATA7*/\ 283 MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)) /*HSUSB2_DATA4*/\ 284 MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)) /*HSUSB2_DATA5*/\ 285 MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)) /*HSUSB2_DATA6*/\ 286 MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)) /*HSUSB2_DATA3*/\ 287 MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)) /*HSUSB2_CLK*/\ 288 MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTD | DIS | M3)) /*HSUSB2_STP*/\ 289 MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_DIR*/\ 290 MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)) /*HSUSB2_NXT*/\ [all …]
|
/u-boot/board/timll/devkit8000/ |
A D | devkit8000.h | 275 MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTD | DIS | M3)) /*HSUSB1_STP*/\ 276 MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | EN | M3)) /*HSUSB1_CLK*/\ 277 MUX_VAL(CP(ETK_D0_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA0*/\ 278 MUX_VAL(CP(ETK_D1_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA1*/\ 279 MUX_VAL(CP(ETK_D2_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA2*/\ 280 MUX_VAL(CP(ETK_D3_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA7*/\ 281 MUX_VAL(CP(ETK_D4_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA4*/\ 282 MUX_VAL(CP(ETK_D5_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA5*/\ 283 MUX_VAL(CP(ETK_D6_ES2), (IDIS | PTU | EN | M3)) /*HSUSB1_DATA6*/\ 285 MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | DIS | M3)) /*HSUSB1_DIR*/\ [all …]
|
/u-boot/arch/xtensa/include/asm/arch-dc233c/ |
A D | tie-asm.h | 89 rsr \at1, M3 // MAC16 option 154 wsr \at1, M3 // MAC16 option
|
/u-boot/arch/arm/dts/ |
A D | r8a77965-salvator-x.dts | 3 * Device Tree Source for the Salvator-X board with R-Car M3-N
|
A D | r8a77960-salvator-x.dts | 3 * Device Tree Source for the Salvator-X board with R-Car M3-W
|
A D | imx6q-logicpd.dts | 11 model = "Logic PD i.MX6QD SOM-M3";
|
/u-boot/board/logicpd/omap3som/ |
A D | omap3logic.h | 238 MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | DIS | M3)); /*HSUSB2_DATA0*/ in set_muxconf_regs() 239 MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | DIS | M3)); /*HSUSB2_DATA1*/ in set_muxconf_regs() 247 MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_CLK*/ in set_muxconf_regs() 248 MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/ in set_muxconf_regs() 249 MUX_VAL(CP(ETK_D12_ES2), (IEN | PTU | DIS | M3)); /*HSUSB2_DIR*/ in set_muxconf_regs() 250 MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | DIS | M3)); /*HSUSB2_NXT*/ in set_muxconf_regs()
|
/u-boot/board/ti/sdp4430/ |
A D | sdp4430_mux_data.h | 63 {PAD1_FREF_CLK4_REQ, (M3)}, /* gpio_wk7 for TPS: Mode 3 */
|
/u-boot/arch/arm/mach-rockchip/rk3288/ |
A D | Kconfig | 14 WiFi. It includes a Chrome OS EC (Cortex-M3) to provide access to 34 EC (Cortex-M3) to provide access to the keyboard and battery 45 EC (Cortex-M3) to provide access to the keyboard and battery
|
/u-boot/arch/x86/include/asm/arch-braswell/ |
A D | gpio.h | 17 M3, enumerator
|
/u-boot/arch/arm/include/asm/arch-omap5/ |
A D | mux_omap5.h | 42 #define M3 3 macro
|
A D | mux_dra7xx.h | 32 #define M3 3 macro
|
/u-boot/arch/arm/include/asm/arch-omap4/ |
A D | mux_omap4.h | 50 #define M3 3 macro
|