Home
last modified time | relevance | path

Searched refs:PERF_SOFT_RST_SOFT_CHIP_RST (Results 1 – 9 of 9) sorted by relevance

/u-boot/arch/mips/mach-mscc/
A Dreset.c37 writel(PERF_SOFT_RST_SOFT_CHIP_RST, BASE_DEVCPU_GCB + PERF_SOFT_RST); in _machine_restart()
54 register u32 resetbits = PERF_SOFT_RST_SOFT_CHIP_RST; in _machine_restart()
/u-boot/board/mscc/ocelot/
A Docelot.c35 writel(PERF_SOFT_RST_SOFT_CHIP_RST, BASE_DEVCPU_GCB + PERF_SOFT_RST); in mscc_switch_reset()
38 PERF_SOFT_RST_SOFT_CHIP_RST, false, 5000, false)) in mscc_switch_reset()
/u-boot/arch/mips/mach-mscc/include/mach/luton/
A Dluton_devcpu_gcb.h13 #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) macro
/u-boot/arch/mips/mach-mscc/include/mach/serval/
A Dserval_devcpu_gcb.h18 #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) macro
/u-boot/arch/mips/mach-mscc/include/mach/jr2/
A Djr2_devcpu_gcb.h17 #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) macro
/u-boot/arch/mips/mach-mscc/include/mach/ocelot/
A Docelot_devcpu_gcb.h14 #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) macro
/u-boot/arch/mips/mach-mscc/include/mach/servalt/
A Dservalt_devcpu_gcb.h16 #define PERF_SOFT_RST_SOFT_CHIP_RST BIT(0) macro
/u-boot/drivers/net/mscc_eswitch/
A Dserval_switch.c416 writel(PERF_SOFT_RST_SOFT_CHIP_RST, BASE_DEVCPU_GCB + PERF_SOFT_RST); in serval_stop()
/u-boot/arch/mips/mach-mscc/include/mach/
A Dddr.h444 writel(PERF_SOFT_RST_SOFT_CHIP_RST, BASE_CFG + PERF_SOFT_RST); in hal_vcoreiii_ddr_failed()

Completed in 11 milliseconds