/u-boot/board/ti/omap5_uevm/ |
A D | mux_data.h | 15 {EMMC_CLK, (PTU | IEN | M0)}, /* EMMC_CLK */ 16 {EMMC_CMD, (PTU | IEN | M0)}, /* EMMC_CMD */ 17 {EMMC_DATA0, (PTU | IEN | M0)}, /* EMMC_DATA0 */ 18 {EMMC_DATA1, (PTU | IEN | M0)}, /* EMMC_DATA1 */ 19 {EMMC_DATA2, (PTU | IEN | M0)}, /* EMMC_DATA2 */ 20 {EMMC_DATA3, (PTU | IEN | M0)}, /* EMMC_DATA3 */ 21 {EMMC_DATA4, (PTU | IEN | M0)}, /* EMMC_DATA4 */ 22 {EMMC_DATA5, (PTU | IEN | M0)}, /* EMMC_DATA5 */ 23 {EMMC_DATA6, (PTU | IEN | M0)}, /* EMMC_DATA6 */ 24 {EMMC_DATA7, (PTU | IEN | M0)}, /* EMMC_DATA7 */ [all …]
|
/u-boot/board/ti/panda/ |
A D | panda_mux_data.h | 37 {I2C1_SCL, (PTU | IEN | M0)}, /* i2c1_scl */ 38 {I2C1_SDA, (PTU | IEN | M0)}, /* i2c1_sda */ 39 {I2C2_SCL, (PTU | IEN | M0)}, /* i2c2_scl */ 40 {I2C2_SDA, (PTU | IEN | M0)}, /* i2c2_sda */ 41 {I2C3_SCL, (PTU | IEN | M0)}, /* i2c3_scl */ 42 {I2C3_SDA, (PTU | IEN | M0)}, /* i2c3_sda */ 43 {I2C4_SCL, (PTU | IEN | M0)}, /* i2c4_scl */ 44 {I2C4_SDA, (PTU | IEN | M0)}, /* i2c4_sda */ 65 {UNIPRO_TY2, (PTU | IEN | M3)}, /* gpio_1 */ 73 {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */ [all …]
|
/u-boot/board/ti/sdp4430/ |
A D | sdp4430_mux_data.h | 16 {GPMC_AD0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat0 */ 17 {GPMC_AD1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat1 */ 18 {GPMC_AD2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat2 */ 19 {GPMC_AD3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat3 */ 20 {GPMC_AD4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat4 */ 21 {GPMC_AD5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat5 */ 24 {GPMC_NOE, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M1)}, /* sdmmc2_clk */ 26 {SDMMC1_CLK, (PTU | OFF_EN | OFF_OUT_PTD | M0)}, /* sdmmc1_clk */ 36 {UART3_CTS_RCTX, (PTU | IEN | M0)}, /* uart3_tx */ 55 {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */ [all …]
|
/u-boot/board/amazon/kc1/ |
A D | kc1.h | 21 { GPMC_AD0, (IEN | PTU | M1) }, /* sdmmc2_dat0 */ 22 { GPMC_AD1, (IEN | PTU | M1) }, /* sdmmc2_dat1 */ 23 { GPMC_AD2, (IEN | PTU | M1) }, /* sdmmc2_dat2 */ 39 { I2C1_SCL, (IEN | PTU | M0) }, /* i2c1_scl */ 40 { I2C1_SDA, (IEN | PTU | M0) }, /* i2c1_sda */ 42 { I2C2_SCL, (IEN | PTU | M0) }, /* i2c2_scl */ 43 { I2C2_SDA, (IEN | PTU | M0) }, /* i2c2_sda */ 45 { I2C3_SCL, (IEN | PTU | M0) }, /* i2c3_scl */ 46 { I2C3_SDA, (IEN | PTU | M0) }, /* i2c3_sda */ 48 { I2C4_SCL, (IEN | PTU | M0) }, /* i2c4_scl */ [all …]
|
/u-boot/board/technexion/tao3530/ |
A D | tao3530.h | 69 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)) \ 70 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)) \ 71 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)) \ 72 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)) \ 73 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)) \ 74 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)) \ 75 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)) \ 76 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)) \ 77 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)) \ 79 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)) \ [all …]
|
A D | tao3530.c | 39 MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M4)); in tao3530_revision() 46 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTU | EN | M4)); in tao3530_revision() 63 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTU | EN | M0)); in tao3530_revision() 66 MUX_VAL(CP(GPMC_WAIT3), (IEN | PTU | EN | M0)); in tao3530_revision()
|
/u-boot/board/logicpd/am3517evm/ |
A D | am3517evm.h | 82 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)) \ 83 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)) \ 84 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)) \ 85 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)) \ 86 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)) \ 87 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)) \ 88 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)) \ 89 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)) \ 90 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)) \ 92 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)) \ [all …]
|
/u-boot/board/logicpd/omap3som/ |
A D | omap3logic.h | 88 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/ in set_muxconf_regs() 89 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/ in set_muxconf_regs() 90 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/ in set_muxconf_regs() 91 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/ in set_muxconf_regs() 92 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/ in set_muxconf_regs() 93 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/ in set_muxconf_regs() 94 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/ in set_muxconf_regs() 95 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/ in set_muxconf_regs() 96 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/ in set_muxconf_regs() 98 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/ in set_muxconf_regs() [all …]
|
/u-boot/board/ti/beagle/ |
A D | beagle.h | 104 MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)) /*GPMC_nCS0*/\ 105 MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)) /*GPMC_nCS1*/\ 153 MUX_VAL(CP(CAM_HS), (IEN | PTU | EN | M0)) /*CAM_HS */\ 154 MUX_VAL(CP(CAM_VS), (IEN | PTU | EN | M0)) /*CAM_VS */\ 156 MUX_VAL(CP(CAM_PCLK), (IEN | PTU | EN | M0)) /*CAM_PCLK*/\ 183 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)) /*MMC1_CLK*/\ 184 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)) /*MMC1_CMD*/\ 194 MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M4)) /*GPIO_130*/\ 195 MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M4)) /*GPIO_131*/\ 254 MUX_VAL(CP(HDQ_SIO), (IDIS | PTU | EN | M4)) /*GPIO_170*/\ [all …]
|
/u-boot/board/ti/evm/ |
A D | evm.h | 88 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)) /*GPMC_A1*/\ 89 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)) /*GPMC_A2*/\ 90 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)) /*GPMC_A3*/\ 91 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)) /*GPMC_A4*/\ 92 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)) /*GPMC_A5*/\ 93 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)) /*GPMC_A6*/\ 94 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)) /*GPMC_A7*/\ 95 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)) /*GPMC_A8*/\ 96 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)) /*GPMC_A9*/\ 98 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)) /*GPMC_D0*/\ [all …]
|
/u-boot/board/ti/am3517crane/ |
A D | am3517crane.h | 83 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | DIS | M4))\ 84 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M4))\ 85 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M4))\ 86 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M4))\ 88 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M4))\ 89 MUX_VAL(CP(GPMC_A8), (IEN | PTU | EN | M4))\ 92 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0))\ 101 MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0))\ 222 MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0))\ 241 MUX_VAL(CP(CCDC_VD), (IEN | PTU | EN | M0))\ [all …]
|
/u-boot/board/corscience/tricorder/ |
A D | tricorder.h | 77 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M4)) /*GPIO 42*/\ 78 MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M4)) /*GPIO 43*/\ 96 MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)) /*GPMC_nCS1*/\ 144 MUX_VAL(CP(CAM_HS), (IEN | PTU | EN | M0)) /*CAM_HS */\ 145 MUX_VAL(CP(CAM_VS), (IEN | PTU | EN | M0)) /*CAM_VS */\ 147 MUX_VAL(CP(CAM_PCLK), (IEN | PTU | EN | M0)) /*CAM_PCLK*/\ 174 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)) /*MMC1_CLK*/\ 175 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)) /*MMC1_CMD*/\ 185 MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M4)) /*GPIO_130*/\ 186 MUX_VAL(CP(MMC2_CMD), (IEN | PTU | EN | M4)) /*GPIO_131*/\ [all …]
|
/u-boot/board/timll/devkit8000/ |
A D | devkit8000.h | 99 MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)) /*GPMC_nCS1*/\ 100 MUX_VAL(CP(GPMC_NCS2), (IDIS | PTU | EN | M0)) /*GPMC_nCS2*/\ 101 MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | EN | M0)) /*GPMC_nCS3*/\ 102 MUX_VAL(CP(GPMC_NCS4), (IDIS | PTU | EN | M0)) /*GPMC_nCS4*/\ 147 MUX_VAL(CP(CAM_HS), (IEN | PTU | EN | M0)) /*CAM_HS */\ 148 MUX_VAL(CP(CAM_VS), (IEN | PTU | EN | M0)) /*CAM_VS */\ 150 MUX_VAL(CP(CAM_PCLK), (IEN | PTU | EN | M0)) /*CAM_PCLK*/\ 177 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)) /*MMC1_CLK*/\ 178 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)) /*MMC1_CMD*/\ 188 MUX_VAL(CP(MMC2_CLK), (IEN | PTU | EN | M4)) /*GPIO_130*/\ [all …]
|
/u-boot/board/isee/igep00x0/ |
A D | igep00x0.h | 83 MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)) /* GPMC_nCS0 */\ 84 MUX_VAL(CP(GPMC_NCS1), (IDIS | PTU | EN | M0)) /* GPMC_nCS1 */\ 99 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)) /* MMC1_CLK */\ 100 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)) /* MMC1_CMD */\ 109 MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)) /* I2C1_SCL */\ 110 MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)) /* I2C1_SDA */\ 111 MUX_VAL(CP(I2C4_SCL), (IEN | PTU | EN | M0)) /* I2C4_SCL */\ 112 MUX_VAL(CP(I2C4_SDA), (IEN | PTU | EN | M0)) /* I2C4_SDA */\ 121 MUX_VAL(CP(ETK_D14_ES2), (IEN | PTU | EN | M4)) /* GPIO_28 */\ 123 MUX_VAL(CP(GPMC_WAIT2), (IEN | PTU | DIS | M4)) /* GPIO_64 */\ [all …]
|
/u-boot/board/lg/sniper/ |
A D | sniper.h | 93 MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M4)) \ 226 MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)) /* i2c1_scl */ \ 227 MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)) /* i2c1_sda */ \ 235 MUX_VAL(CP(I2C4_SCL), (IEN | PTU | EN | M0)) /* i2c4_scl */ \ 236 MUX_VAL(CP(I2C4_SDA), (IEN | PTU | EN | M0)) /* i2c4_sda */ \ 255 MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)) /* sys_nirq */ \ 256 MUX_VAL(CP(SYS_BOOT0), (IEN | PTU | EN | M7)) /* safe_mode */ \ 269 MUX_VAL(CP(JTAG_TMS), (IEN | PTU | EN | M0)) /* jtag_tms */ \ 270 MUX_VAL(CP(JTAG_TDI), (IEN | PTU | EN | M0)) /* jtag_tdi */ \ 290 MUX_VAL(CP(ETK_D14_ES2), (IEN | PTU | EN | M4)) /* gpio_28 */ \ [all …]
|
/u-boot/arch/arm/include/asm/arch-omap5/ |
A D | mux_omap5.h | 34 #define PTU (3 << 3) macro
|
/u-boot/arch/arm/include/asm/arch-omap4/ |
A D | mux_omap4.h | 42 #define PTU (3 << 3) macro
|
/u-boot/arch/arm/include/asm/arch-omap3/ |
A D | mux.h | 29 #define PTU (1 << 4) macro
|