Home
last modified time | relevance | path

Searched refs:SSCG_PLL_BYPASS1_MASK (Results 1 – 2 of 2) sorted by relevance

/u-boot/arch/arm/mach-imx/imx8m/
A Dclock_imx8mq.c224 if ((pll_cfg0 & SSCG_PLL_BYPASS1_MASK) || in decode_sscg_pll()
586 setbits_le32(pll_control_reg, SSCG_PLL_BYPASS1_MASK); in dram_pll_init()
648 clrbits_le32(pll_control_reg, SSCG_PLL_BYPASS1_MASK); in dram_pll_init()
/u-boot/arch/arm/include/asm/arch-imx8m/
A Dclock_imx8mq.h356 #define SSCG_PLL_BYPASS1_MASK BIT(5) macro

Completed in 6 milliseconds