Searched refs:dv_ddr2_regs_ctrl (Results 1 – 2 of 2) sorted by relevance
188 writel(CONFIG_SYS_DA850_DDR2_DDRPHYCR, &dv_ddr2_regs_ctrl->ddrphycr); in da850_ddr_setup()207 setbits_le32(&dv_ddr2_regs_ctrl->sdbcr, DV_DDR_BOOTUNLOCK); in da850_ddr_setup()217 writel(tmp, &dv_ddr2_regs_ctrl->sdbcr); in da850_ddr_setup()223 &dv_ddr2_regs_ctrl->sdbcr2); in da850_ddr_setup()225 writel(CONFIG_SYS_DA850_DDR2_SDTIMR, &dv_ddr2_regs_ctrl->sdtimr); in da850_ddr_setup()226 writel(CONFIG_SYS_DA850_DDR2_SDTIMR2, &dv_ddr2_regs_ctrl->sdtimr2); in da850_ddr_setup()230 writel(tmp, &dv_ddr2_regs_ctrl->sdbcr); in da850_ddr_setup()239 &dv_ddr2_regs_ctrl->sdrcr); in da850_ddr_setup()247 clrbits_le32(&dv_ddr2_regs_ctrl->sdrcr, in da850_ddr_setup()249 writel(CONFIG_SYS_DA850_DDR2_PBBPR, &dv_ddr2_regs_ctrl->pbbpr); in da850_ddr_setup()
13 struct dv_ddr2_regs_ctrl { struct80 #define dv_ddr2_regs_ctrl \ macro81 ((struct dv_ddr2_regs_ctrl *)DAVINCI_DDR_EMIF_CTRL_BASE)
Completed in 3 milliseconds