Home
last modified time | relevance | path

Searched refs:main_pll_fdbck (Results 1 – 4 of 4) sorted by relevance

/u-boot/arch/arm/mach-socfpga/include/mach/
A Dclock_manager_s10.h35 u32 main_pll_fdbck; member
/u-boot/arch/arm/mach-socfpga/
A Dclock_manager_s10.c54 mdiv = (cfg->main_pll_fdbck >> CLKMGR_FDBCK_MDIV_OFFSET) & in cm_basic_init()
68 writel(cfg->main_pll_fdbck, in cm_basic_init()
/u-boot/drivers/clk/altera/
A Dclk-agilex.h31 u32 main_pll_fdbck; member
A Dclk-agilex.c270 CM_REG_WRITEL(plat, cfg->main_pll_fdbck, CLKMGR_MAINPLL_FDBCK); in clk_basic_init()

Completed in 7 milliseconds