Home
last modified time | relevance | path

Searched refs:main_pll_mpuclk (Results 1 – 4 of 4) sorted by relevance

/u-boot/arch/arm/mach-socfpga/include/mach/
A Dclock_manager_s10.h23 u32 main_pll_mpuclk; member
/u-boot/drivers/clk/altera/
A Dclk-agilex.h27 u32 main_pll_mpuclk; member
A Dclk-agilex.c277 CM_REG_WRITEL(plat, cfg->main_pll_mpuclk, CLKMGR_MAINPLL_MPUCLK); in clk_basic_init()
/u-boot/arch/arm/mach-socfpga/
A Dclock_manager_s10.c144 writel(cfg->main_pll_mpuclk, in cm_basic_init()

Completed in 7 milliseconds