Home
last modified time | relevance | path

Searched refs:miss (Results 1 – 12 of 12) sorted by relevance

/u-boot/doc/device-tree-bindings/cpu/
A Dnios2.txt50 altr,fast-tlb-miss-addr = <0xc7fff400>;
/u-boot/include/linux/
A Dcompiler_types.h95 unsigned long miss; member
/u-boot/arch/nios2/dts/
A D3c120_devboard.dts39 altr,fast-tlb-miss-addr = <0xc7fff400>;
A D10m50_devboard.dts28 altr,fast-tlb-miss-addr = <0xc0000100>;
/u-boot/drivers/timer/
A DKconfig199 base, since we will miss some time taken to load U-Boot, etc. This
/u-boot/arch/powerpc/cpu/mpc83xx/elbc/
A DKconfig.elbc1475 bool "Page kept open until page miss or refresh"
A DKconfig.elbc4475 bool "Page kept open until page miss or refresh"
A DKconfig.elbc0475 bool "Page kept open until page miss or refresh"
A DKconfig.elbc2475 bool "Page kept open until page miss or refresh"
A DKconfig.elbc3475 bool "Page kept open until page miss or refresh"
/u-boot/arch/arm/include/asm/arch-octeontx2/csrs/
A Dcsrs-npc.h1103 u64 miss : 1; member
/u-boot/arch/arm/
A DKconfig368 A cache line is allocated on a write miss. This means that executing a

Completed in 26 milliseconds