/u-boot/arch/x86/lib/ |
A D | mrccache.c | 198 cache->data_size = mrc->len; in mrccache_setup() 206 mrc->cache = cache; in mrccache_setup() 214 struct mrc_output *mrc = &gd->arch.mrc[i]; in mrccache_reserve() local 216 if (!mrc->len) in mrccache_reserve() 298 struct mrc_output *mrc; in mrccache_save_type() local 303 mrc = &gd->arch.mrc[type]; in mrccache_save_type() 304 if (!mrc->len) in mrccache_save_type() 307 mrc->len, type); in mrccache_save_type() 314 cache = mrc->cache; in mrccache_save_type() 345 struct mrc_output *mrc = &gd->arch.mrc[i]; in mrccache_spl_save() local [all …]
|
/u-boot/arch/x86/lib/fsp1/ |
A D | fsp_dram.c | 21 struct mrc_output *mrc = &gd->arch.mrc[MRC_TYPE_NORMAL]; in dram_init() local 23 mrc->buf = fsp_get_nvs_data(gd->arch.hob_list, &mrc->len); in dram_init()
|
/u-boot/arch/x86/lib/fsp2/ |
A D | fsp_dram.c | 51 gd->arch.mrc[MRC_TYPE_NORMAL].buf = in dram_init() 53 &gd->arch.mrc[MRC_TYPE_NORMAL].len); in dram_init() 54 gd->arch.mrc[MRC_TYPE_VAR].buf = in dram_init() 56 &gd->arch.mrc[MRC_TYPE_VAR].len); in dram_init() 58 gd->arch.mrc[MRC_TYPE_NORMAL].len, in dram_init() 59 gd->arch.mrc[MRC_TYPE_VAR].len); in dram_init()
|
/u-boot/arch/arm/cpu/armv7/ |
A D | start.S | 46 mrc p15, 0, r0, c0, c1, 1 @ read ID_PFR1 71 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTLR Register 153 mrc p15, 0, r0, c1, c0, 0 172 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register 178 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register 223 mrc p15, 1, r0, c15, c0, 0 @ read l2 aux ctrl reg 237 mrc p15, 0, r0, c0, c0, 6 @ pick up REVIDR reg 262 mrc p15, 0, r0, c1, c0, 1 @ Read ACR 273 mrc p15, 0, r0, c1, c0, 1 @ Read ACR 287 mrc p15, 0, r0, c1, c0, 1 @ Read ACR [all …]
|
A D | nonsec_virt.S | 32 mrc p15, 0, \tmp, c0, c1, 1 @ read ID_PFR1 61 mrc p15, 0, r5, c1, c0, 1 68 mrc p15, 0, r5, c1, c0, 1 74 mrc p15, 0, r5, c1, c1, 0 @ read SCR 93 mrc p15, 0, r4, c0, c1, 1 @ read ID_PFR1 118 mrc p15, 4, \addr, c15, c0, 0 @ read CBAR 180 mrc p15, 0, r0, c1, c1, 2 193 mrc p15, 0, r0, c0, c1, 1 @ read ID_PFR1
|
/u-boot/arch/arm/mach-rmobile/ |
A D | lowlevel_init_ca15.S | 14 mrc p15, 0, r4, c0, c0, 5 /* mpidr */ 52 mrc p15, 0, r0, c0, c0, 5 /* r0 = MPIDR */ 58 mrc p15, 1, r0, c9, c0, 2 /* r0 = L2CTLR */ 72 mrc p15, 0, r0, c1, c0, 1
|
/u-boot/doc/device-tree-bindings/misc/ |
A D | intel,baytrail-fsp.txt | 34 - fsp,mrc-debug-msg 51 - fsp,mrc-init-tseg-size 52 - fsp,mrc-init-mmio-size 53 - fsp,mrc-init-spd-addr1 54 - fsp,mrc-init-spd-addr2 102 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>; 103 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 104 fsp,mrc-init-spd-addr1 = <0xa0>; 105 fsp,mrc-init-spd-addr2 = <0xa2>;
|
/u-boot/arch/arm/cpu/armv7/sunxi/ |
A D | fel_utils.S | 19 mrc p15, 0, lr, c1, c0, 0 @ Read CP15 SCTLR Register 21 mrc p15, 0, lr, c12, c0, 0 @ Read VBAR 23 mrc p15, 0, lr, c1, c0, 0 @ Read CP15 Control Register
|
/u-boot/arch/x86/cpu/broadwell/ |
A D | sdram.c | 174 struct mrc_output *mrc = &gd->arch.mrc[MRC_TYPE_NORMAL]; in dram_init() local 180 mrc->buf = (char *)pei_data->data_to_save; in dram_init() 181 mrc->len = pei_data->data_to_save_size; in dram_init()
|
/u-boot/arch/arm/mach-mediatek/mt7629/ |
A D | lowlevel_init.S | 32 mrc p15, 0, r1, c1, c1, 0 @ Get Secure Config 44 mrc p15, 0, r0, c1, c0, 1 49 mrc p15, 0, r0, c0, c0, 5
|
/u-boot/arch/arm/mach-uniphier/arm32/ |
A D | psci_smp.S | 14 mrc p15, 0, r1, c1, c0, 0 @ SCTLR (System Control Register) 26 mrc p15, 0, r1, c0, c0, 5 @ MPIDR (Multiprocessor Affinity Reg)
|
A D | lowlevel_init.S | 23 mrc p15, 0, r0, c1, c0, 0 @ SCTLR (System Control Register) 42 mrc p15, 0, r0, c1, c0, 0 @ SCTLR (System Control Register) 53 mrc p15, 0, r0, c2, c0, 2 @ TTBCR (Translation Table Base Control Register) 74 mrc p15, 0, r0, c1, c0, 0 @ SCTLR (System Control Register)
|
/u-boot/arch/arm/cpu/arm926ejs/ |
A D | start.S | 79 mrc p15, 0, r15, c7, c10, 3 89 mrc p15, 0, r0, c1, c0, 0
|
/u-boot/arch/x86/cpu/quark/ |
A D | dram.c | 160 struct mrc_output *mrc = &gd->arch.mrc[MRC_TYPE_NORMAL]; in dram_init() local 163 mrc->buf = cache; in dram_init() 164 mrc->len = sizeof(struct mrc_timings); in dram_init()
|
A D | Makefile | 6 obj-y += mrc.o mrc_util.o hte.o smc.o
|
/u-boot/arch/x86/dts/ |
A D | cherryhill.dts | 154 rw-mrc-cache { 155 label = "rw-mrc-cache"; 167 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_4MB>; 168 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 169 fsp,mrc-init-spd-addr1 = <0xa0>; 170 fsp,mrc-init-spd-addr2 = <0xa2>;
|
A D | galileo.dts | 8 #include <dt-bindings/mrc/quark.h> 48 mrc { 49 compatible = "intel,quark-mrc"; 144 rw-mrc-cache { 145 label = "rw-mrc-cache";
|
A D | bayleybay.dts | 182 rw-mrc-cache { 183 label = "rw-mrc-cache"; 241 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>; 242 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 243 fsp,mrc-init-spd-addr1 = <0xa0>; 244 fsp,mrc-init-spd-addr2 = <0xa2>;
|
A D | baytrail_som-db5800-som-6867.dts | 206 rw-mrc-cache { 207 label = "rw-mrc-cache"; 265 fsp,mrc-init-tseg-size = <MRC_INIT_TSEG_SIZE_1MB>; 266 fsp,mrc-init-mmio-size = <MRC_INIT_MMIO_SIZE_2048MB>; 267 fsp,mrc-init-spd-addr1 = <0xa0>; 268 fsp,mrc-init-spd-addr2 = <0xa2>;
|
/u-boot/doc/board/google/ |
A D | chromebook_samus.rst | 11 * mrc.bin - Memory Reference Code, which sets up SDRAM 60 mrc.bin 0x79ffc0 (unknown) 222876 68 cbfstool samus.bin extract -n mrc.bin -f mrc.bin 98 :ffbe0000: rw-mrc-cache (Memory-reference-code cache)
|
A D | chromebook_link.rst | 11 * mrc.bin - Memory Reference Code, which sets up SDRAM 25 The 3rd one should be renamed to mrc.bin.
|
/u-boot/tools/binman/test/ |
A D | 050_intel_mrc.dts | 10 intel-mrc {
|
A D | 094_fmap_x86.dts | 14 intel-mrc {
|
/u-boot/arch/arm/cpu/pxa/ |
A D | start.S | 107 mrc p15, 0, r0, c1, c0, 0 124 mrc p15, 0, \reg, c2, c0, 0 138 mrc p15, 0, r0, c1, c0, 0
|
/u-boot/arch/arm/mach-k3/ |
A D | lowlevel_init.S | 11 mrc p15, 0, r0, c0, c0, 5 @ Read MPIDR
|