Home
last modified time | relevance | path

Searched refs:tgcr (Results 1 – 4 of 4) sorted by relevance

/u-boot/arch/arm/mach-davinci/
A Dreset.c19 writel(0x08, &wdttimer->tgcr); in reset_cpu()
20 writel(readl(&wdttimer->tgcr) | 0x03, &wdttimer->tgcr); in reset_cpu()
A Dtimer.c45 writel(0x0, &timer->tgcr); in timer_init()
46 writel(0x06 | ((TIM_CLK_DIV - 1) << 8), &timer->tgcr); in timer_init()
112 writel(0x0, &wdttimer->tgcr); in davinci_hw_watchdog_enable()
114 writel(0x08 | 0x03 | ((TIM_CLK_DIV - 1) << 8), &wdttimer->tgcr); in davinci_hw_watchdog_enable()
/u-boot/arch/arm/mach-davinci/include/mach/
A Dtimer_defs.h19 u_int32_t tgcr; member
/u-boot/
A DREADME4122tgcr @ 0xfff00980, tmr @ 0xfff00990, trr @ 0xfff00994, tcr @ 0xfff00998, tcn @ 0xfff0099c, ter @ 0…
4129 tgcr=0x1, tmr=0xff1c, trr=0x3d09, tcr=0x0, tcn=0xef6, ter=0x0
4132 tgcr=0x1, tmr=0xff1c, trr=0x3d09, tcr=0x0, tcn=0x2ad4, ter=0x0
4135 tgcr=0x1, tmr=0xff1c, trr=0x3d09, tcr=0x0, tcn=0x1efc, ter=0x0
4138 tgcr=0x1, tmr=0xff1c, trr=0x3d09, tcr=0x0, tcn=0x169d, ter=0x0

Completed in 14 milliseconds