Home
last modified time | relevance | path

Searched refs:CLK_APMIXED_TVDPLL (Results 1 – 21 of 21) sorted by relevance

/linux/include/dt-bindings/clock/
A Dmt8167-clk.h17 #define CLK_APMIXED_TVDPLL (CLK_APMIXED_NR_CLK + 0) macro
A Dmt8135-clk.h114 #define CLK_APMIXED_TVDPLL 7 macro
A Dmt6797-clk.h113 #define CLK_APMIXED_TVDPLL 6 macro
A Dmt8173-clk.h163 #define CLK_APMIXED_TVDPLL 8 macro
A Dmt2712-clk.h22 #define CLK_APMIXED_TVDPLL 10 macro
A Dmt6779-clk.h176 #define CLK_APMIXED_TVDPLL 11 macro
A Dmt8183-clk.h19 #define CLK_APMIXED_TVDPLL 8 macro
A Dmt2701-clk.h180 #define CLK_APMIXED_TVDPLL 6 macro
A Dmt8192-clk.h308 #define CLK_APMIXED_TVDPLL 7 macro
/linux/Documentation/devicetree/bindings/display/mediatek/
A Dmediatek,dpi.yaml81 <&apmixedsys CLK_APMIXED_TVDPLL>;
/linux/drivers/clk/mediatek/
A Dclk-mt8135.c620 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x294, 0x2ac, 0x80000001, 0, 31, 0x294, 6, 0x0, 0x298, 0),
A Dclk-mt6797.c647 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0270, 0x027C, 0xC0000121, 0, 21,
A Dclk-mt2701.c947 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
A Dclk-mt8167.c1031 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x01C0, 0x01D0, 0x00000001, 0,
A Dclk-mt6779.c1200 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0270, 0x027C, BIT(0),
A Dclk-mt8173.c982 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x270, 0x27c, 0x00000001, 0, 21, 0x270, 4, 0x0, 0x274, 0),
A Dclk-mt8183.c1144 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0260, 0x026C, 0x00000001,
A Dclk-mt8192.c1172 PLL_B(CLK_APMIXED_TVDPLL, "tvdpll", 0x0380, 0x038c, 0x00000000,
A Dclk-mt2712.c1245 PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0290, 0x029C, 0xc0000101,
/linux/arch/arm/boot/dts/
A Dmt7623n.dtsi228 <&apmixedsys CLK_APMIXED_TVDPLL>;
/linux/arch/arm64/boot/dts/mediatek/
A Dmt8173.dtsi1244 <&apmixedsys CLK_APMIXED_TVDPLL>;

Completed in 40 milliseconds